]> git.gag.com Git - fw/stlink/blobdiff - include/stlink.h
Move chipid defines and deduplicate chipid params code
[fw/stlink] / include / stlink.h
index 1ccbb84169614feba66010d2e504c3978f857d36..3941f4216483b4e5ada27185df051ed70841bf54 100644 (file)
@@ -8,10 +8,14 @@
 #define STLINK_H
 
 #include <stdint.h>
+#include <stddef.h>
 
 #ifdef __cplusplus
 extern "C" {
 #endif
+
+#define STLINK_ARRAY_SIZE(x) (sizeof(x)/sizeof(x[0]))
+
     // Max data transfer size.
     // 6kB = max mem32_read block, 8kB sram
     //#define Q_BUF_LEN        96
@@ -90,67 +94,6 @@ extern "C" {
 #define CORE_M3_R2 0x4BA00477
 #define CORE_M4_R0 0x2BA01477
 
-    /*
-     * Chip IDs are explained in the appropriate programming manual for the
-     * DBGMCU_IDCODE register (0xE0042000)
-     */
-    // stm32 chipids, only lower 12 bits..
-#define STM32_CHIPID_F1_MEDIUM      0x410
-#define STM32_CHIPID_F2             0x411
-#define STM32_CHIPID_F1_LOW         0x412
-#define STM32_CHIPID_F4             0x413
-#define STM32_CHIPID_F1_HIGH        0x414
-#define STM32_CHIPID_L4             0x415       /* Seen on L4x6 (RM0351) */
-#define STM32_CHIPID_L1_MEDIUM      0x416
-#define STM32_CHIPID_L0             0x417
-#define STM32_CHIPID_F1_CONN        0x418
-#define STM32_CHIPID_F4_HD          0x419
-#define STM32_CHIPID_F1_VL_MEDIUM_LOW 0x420
-
-#define STM32_CHIPID_F446           0x421
-#define STM32_CHIPID_F3             0x422
-#define STM32_CHIPID_F4_LP          0x423
-
-#define STM32_CHIPID_F411RE         0x431
-
-#define STM32_CHIPID_L1_MEDIUM_PLUS 0x427
-#define STM32_CHIPID_F1_VL_HIGH     0x428
-#define STM32_CHIPID_L1_CAT2        0x429
-
-#define STM32_CHIPID_F1_XL          0x430
-
-#define STM32_CHIPID_F37x           0x432
-#define STM32_CHIPID_F4_DE          0x433
-#define STM32_CHIPID_F4_DE          0x433
-
-#define STM32_CHIPID_F4_DSI         0x434
-
-#define STM32_CHIPID_L1_HIGH        0x436
-#define STM32_CHIPID_L152_RE        0x437
-#define STM32_CHIPID_F334           0x438
-
-#define STM32_CHIPID_F3_SMALL       0x439
-#define STM32_CHIPID_F0             0x440
-#define STM32_CHIPID_F09X           0x442
-#define STM32_CHIPID_F0_SMALL       0x444
-
-#define STM32_CHIPID_F04            0x445
-
-#define STM32_CHIPID_F303_HIGH      0x446
-#define STM32_CHIPID_L0_CAT5        0x447
-#define STM32_CHIPID_L0_CAT2        0x425
-
-#define STM32_CHIPID_F0_CAN         0x448
-
-#define STM32_CHIPID_F7             0x449
-
-    /*
-     * 0x436 is actually assigned to some L1 chips that are called "Medium-Plus"
-     * and some that are called "High".  0x427 is assigned to the other "Medium-
-     * plus" chips.  To make it a bit simpler we just call 427 MEDIUM_PLUS and
-     * 0x436 HIGH.
-     */
-
     // Constant STM32 memory map figures
 #define STM32_FLASH_BASE 0x08000000
 #define STM32_SRAM_BASE 0x20000000
@@ -173,405 +116,7 @@ extern "C" {
         FLASH_TYPE_L4,
     };
 
-    typedef struct chip_params_ {
-        uint32_t chip_id;
-        char* description;
-               enum flash_type flash_type;
-        uint32_t flash_size_reg;
-        uint32_t flash_pagesize;
-        uint32_t sram_size;
-        uint32_t bootrom_base, bootrom_size;
-    } chip_params_t;
-
-
-    // These maps are from a combination of the Programming Manuals, and
-    // also the Reference manuals.  (flash size reg is normally in ref man)
-    static const chip_params_t devices[] = {
-        {
-            //RM0385 and DS10916 document was used to find these paramaters
-            .chip_id = STM32_CHIPID_F7,
-            .description = "F7 device",
-            .flash_type = FLASH_TYPE_F4,
-            .flash_size_reg = 0x1ff0f442,      // section 41.2
-            .flash_pagesize = 0x800,           // No flash pages
-            .sram_size = 0x50000,              // "SRAM" byte size in hex from DS Fig 18
-            .bootrom_base = 0x00100000,        // "System memory" starting address from DS Fig 18
-            .bootrom_size = 0xEDC0             // "System memory" byte size in hex from DS Fig 18
-        },
-        { // table 2, PM0063
-            .chip_id = STM32_CHIPID_F1_MEDIUM,
-            .description = "F1 Medium-density device",
-            .flash_type = FLASH_TYPE_F0,
-            .flash_size_reg = 0x1ffff7e0,
-            .flash_pagesize = 0x400,
-            .sram_size = 0x5000,
-            .bootrom_base = 0x1ffff000,
-            .bootrom_size = 0x800
-        },
-        {  // table 1, PM0059
-            .chip_id = STM32_CHIPID_F2,
-            .description = "F2 device",
-            .flash_type = FLASH_TYPE_F4,
-            .flash_size_reg = 0x1fff7a22, /* As in RM0033 Rev 5*/
-            .flash_pagesize = 0x20000,
-            .sram_size = 0x20000,
-            .bootrom_base = 0x1fff0000,
-            .bootrom_size = 0x7800
-        },
-        { // PM0063
-            .chip_id = STM32_CHIPID_F1_LOW,
-            .description = "F1 Low-density device",
-            .flash_type = FLASH_TYPE_F0,
-            .flash_size_reg = 0x1ffff7e0,
-            .flash_pagesize = 0x400,
-            .sram_size = 0x2800,
-            .bootrom_base = 0x1ffff000,
-            .bootrom_size = 0x800
-        },
-        {
-            .chip_id = STM32_CHIPID_F4,
-            .description = "F4 device",
-            .flash_type = FLASH_TYPE_F4,
-            .flash_size_reg = 0x1FFF7A22,  /* As in rm0090 since Rev 2*/
-            .flash_pagesize = 0x4000,
-            .sram_size = 0x30000,
-            .bootrom_base = 0x1fff0000,
-            .bootrom_size = 0x7800
-        },
-        {
-            .chip_id = STM32_CHIPID_F4_DSI,
-            .description = "F46x and F47x device",
-            .flash_type = FLASH_TYPE_F4,
-            .flash_size_reg = 0x1FFF7A22,  /* As in rm0090 since Rev 2*/
-            .flash_pagesize = 0x4000,
-            .sram_size = 0x40000,
-            .bootrom_base = 0x1fff0000,
-            .bootrom_size = 0x7800
-        },
-        {
-            .chip_id = STM32_CHIPID_F4_HD,
-            .description = "F42x and F43x device",
-            .flash_type = FLASH_TYPE_F4,
-            .flash_size_reg = 0x1FFF7A22,  /* As in rm0090 since Rev 2*/
-            .flash_pagesize = 0x4000,
-            .sram_size = 0x40000,
-            .bootrom_base = 0x1fff0000,
-            .bootrom_size = 0x7800
-        },
-        {
-            .chip_id = STM32_CHIPID_F4_LP,
-            .description = "F4 device (low power)",
-            .flash_type = FLASH_TYPE_F4,
-            .flash_size_reg = 0x1FFF7A22,
-            .flash_pagesize = 0x4000,
-            .sram_size = 0x10000,
-            .bootrom_base = 0x1fff0000,
-            .bootrom_size = 0x7800
-        },
-        {
-            .chip_id = STM32_CHIPID_F411RE,
-            .description = "F4 device (low power) - stm32f411re",
-            .flash_type = FLASH_TYPE_F4,
-            .flash_size_reg = 0x1FFF7A22,
-            .flash_pagesize = 0x4000,
-            .sram_size = 0x20000,
-            .bootrom_base = 0x1fff0000,
-            .bootrom_size = 0x7800
-        },
-        {
-            .chip_id = STM32_CHIPID_F4_DE,
-            .description = "F4 device (Dynamic Efficency)",
-            .flash_type = FLASH_TYPE_F4,
-            .flash_size_reg = 0x1FFF7A22,
-            .flash_pagesize = 0x4000,
-            .sram_size = 0x18000,
-            .bootrom_base = 0x1fff0000,
-            .bootrom_size = 0x7800
-        },
-        {
-            .chip_id = STM32_CHIPID_F1_HIGH,
-            .description = "F1 High-density device",
-            .flash_type = FLASH_TYPE_F0,
-            .flash_size_reg = 0x1ffff7e0,
-            .flash_pagesize = 0x800,
-            .sram_size = 0x10000,
-            .bootrom_base = 0x1ffff000,
-            .bootrom_size = 0x800
-        },
-        {
-            // This ignores the EEPROM! (and uses the page erase size,
-            // not the sector write protection...)
-            .chip_id = STM32_CHIPID_L1_MEDIUM,
-            .description = "L1 Med-density device",
-            .flash_type = FLASH_TYPE_L0,
-            .flash_size_reg = 0x1ff8004c,
-            .flash_pagesize = 0x100,
-            .sram_size = 0x4000,
-            .bootrom_base = 0x1ff00000,
-            .bootrom_size = 0x1000
-        },
-        {
-            .chip_id = STM32_CHIPID_L1_CAT2,
-            .description = "L1 Cat.2 device",
-            .flash_type = FLASH_TYPE_L0,
-            .flash_size_reg = 0x1ff8004c,
-            .flash_pagesize = 0x100,
-            .sram_size = 0x8000,
-            .bootrom_base = 0x1ff00000,
-            .bootrom_size = 0x1000
-        },
-        {
-            .chip_id = STM32_CHIPID_L1_MEDIUM_PLUS,
-            .description = "L1 Medium-Plus-density device",
-            .flash_type = FLASH_TYPE_L0,
-            .flash_size_reg = 0x1ff800cc,
-            .flash_pagesize = 0x100,
-            .sram_size = 0x8000,/*Not completely clear if there are some with 48K*/
-            .bootrom_base = 0x1ff00000,
-            .bootrom_size = 0x1000
-        },
-        {
-            .chip_id = STM32_CHIPID_L1_HIGH,
-            .description = "L1 High-density device",
-            .flash_type = FLASH_TYPE_L0,
-            .flash_size_reg = 0x1ff800cc,
-            .flash_pagesize = 0x100,
-            .sram_size = 0xC000, /*Not completely clear if there are some with 32K*/
-            .bootrom_base = 0x1ff00000,
-            .bootrom_size = 0x1000
-        },
-        {
-            .chip_id = STM32_CHIPID_L152_RE,
-            .description = "L152RE",
-            .flash_type = FLASH_TYPE_L0,
-            .flash_size_reg = 0x1ff800cc,
-            .flash_pagesize = 0x100,
-            .sram_size = 0x14000, /*Not completely clear if there are some with 32K*/
-            .bootrom_base = 0x1ff00000,
-            .bootrom_size = 0x1000
-        },
-        {
-            .chip_id = STM32_CHIPID_F1_CONN,
-            .description = "F1 Connectivity line device",
-            .flash_type = FLASH_TYPE_F0,
-            .flash_size_reg = 0x1ffff7e0,
-            .flash_pagesize = 0x800,
-            .sram_size = 0x10000,
-            .bootrom_base = 0x1fffb000,
-            .bootrom_size = 0x4800
-        },
-        {//Low and Medium density VL have same chipid. RM0041 25.6.1
-            .chip_id = STM32_CHIPID_F1_VL_MEDIUM_LOW,
-            .description = "F1 Medium/Low-density Value Line device",
-            .flash_type = FLASH_TYPE_F0,
-            .flash_size_reg = 0x1ffff7e0,
-            .flash_pagesize = 0x400,
-            .sram_size = 0x2000,//0x1000 for low density devices
-            .bootrom_base = 0x1ffff000,
-            .bootrom_size = 0x800
-        },
-        {
-            // STM32F446x family. Support based on DM00135183.pdf (RM0390) document.
-            .chip_id = STM32_CHIPID_F446,
-            .description = "F446 device",
-            .flash_type = FLASH_TYPE_F4,
-            .flash_size_reg = 0x1fff7a22,
-            .flash_pagesize = 0x20000,
-            .sram_size = 0x20000,
-            .bootrom_base = 0x1fff0000,
-            .bootrom_size = 0x7800
-        },
-        {
-            // This is STK32F303VCT6 device from STM32 F3 Discovery board.
-            // Support based on DM00043574.pdf (RM0316) document.
-            .chip_id = STM32_CHIPID_F3,
-            .description = "F3 device",
-            .flash_type = FLASH_TYPE_F0,
-            .flash_size_reg = 0x1ffff7cc,
-            .flash_pagesize = 0x800,
-            .sram_size = 0xa000,
-            .bootrom_base = 0x1ffff000,
-            .bootrom_size = 0x800
-        },
-        {
-            // This is STK32F373VCT6 device from STM32 F373 eval board
-            // Support based on 303 above (37x and 30x have same memory map)
-            .chip_id = STM32_CHIPID_F37x,
-            .description = "F3 device",
-            .flash_type = FLASH_TYPE_F0,
-            .flash_size_reg = 0x1ffff7cc,
-            .flash_pagesize = 0x800,
-            .sram_size = 0xa000,
-            .bootrom_base = 0x1ffff000,
-            .bootrom_size = 0x800
-        },
-        {
-            .chip_id = STM32_CHIPID_F1_VL_HIGH,
-            .description = "F1 High-density value line device",
-            .flash_type = FLASH_TYPE_F0,
-            .flash_size_reg = 0x1ffff7e0,
-            .flash_pagesize = 0x800,
-            .sram_size = 0x8000,
-            .bootrom_base = 0x1ffff000,
-            .bootrom_size = 0x800
-        },
-        {
-            .chip_id = STM32_CHIPID_F1_XL,
-            .description = "F1 XL-density device",
-            .flash_type = FLASH_TYPE_F0,
-            .flash_size_reg = 0x1ffff7e0,
-            .flash_pagesize = 0x800,
-            .sram_size = 0x18000,
-            .bootrom_base = 0x1fffe000,
-            .bootrom_size = 0x1800
-        },
-        {
-            //Use this as an example for mapping future chips:
-            //RM0091 document was used to find these paramaters
-            .chip_id = STM32_CHIPID_F0_CAN,
-            .description = "F07x device",
-            .flash_type = FLASH_TYPE_F0,
-            .flash_size_reg = 0x1ffff7cc,      // "Flash size data register" (pg735)
-            .flash_pagesize = 0x800,           // Page sizes listed in Table 4
-            .sram_size = 0x4000,               // "SRAM" byte size in hex from Table 2
-            .bootrom_base = 0x1fffC800,                // "System memory" starting address from Table 2
-            .bootrom_size = 0x3000             // "System memory" byte size in hex from Table 2
-        },
-        {
-            //Use this as an example for mapping future chips:
-            //RM0091 document was used to find these paramaters
-            .chip_id = STM32_CHIPID_F0,
-            .description = "F0 device",
-            .flash_type = FLASH_TYPE_F0,
-            .flash_size_reg = 0x1ffff7cc,      // "Flash size data register" (pg735)
-            .flash_pagesize = 0x400,           // Page sizes listed in Table 4
-            .sram_size = 0x2000,               // "SRAM" byte size in hex from Table 2
-            .bootrom_base = 0x1fffec00,                // "System memory" starting address from Table 2
-            .bootrom_size = 0xC00              // "System memory" byte size in hex from Table 2
-        },
-       {
-            .chip_id = STM32_CHIPID_F09X,
-            .description = "F09X device",
-            .flash_type = FLASH_TYPE_F0,
-            .flash_size_reg = 0x1ffff7cc,      // "Flash size data register" (pg735)
-            .flash_pagesize = 0x800,           // Page sizes listed in Table 4 (pg 56)
-            .sram_size = 0x8000,               // "SRAM" byte size in hex from Table 2 (pg 50)
-            .bootrom_base = 0x1fffd800,                // "System memory" starting address from Table 2
-            .bootrom_size = 0x2000             // "System memory" byte size in hex from Table 2
-        },
-        {
-            //Use this as an example for mapping future chips:
-            //RM0091 document was used to find these paramaters
-            .chip_id = STM32_CHIPID_F04,
-            .description = "F04x device",
-            .flash_type = FLASH_TYPE_F0,
-            .flash_size_reg = 0x1ffff7cc,      // "Flash size data register" (pg735)
-            .flash_pagesize = 0x400,           // Page sizes listed in Table 4
-            .sram_size = 0x1800,               // "SRAM" byte size in hex from Table 2
-            .bootrom_base = 0x1fffec00,                // "System memory" starting address from Table 2
-            .bootrom_size = 0xC00              // "System memory" byte size in hex from Table 2
-        },
-        {
-            //Use this as an example for mapping future chips:
-            //RM0091 document was used to find these paramaters
-            .chip_id = STM32_CHIPID_F0_SMALL,
-            .description = "F0 small device",
-            .flash_type = FLASH_TYPE_F0,
-            .flash_size_reg = 0x1ffff7cc,      // "Flash size data register" (pg735)
-            .flash_pagesize = 0x400,           // Page sizes listed in Table 4
-            .sram_size = 0x1000,               // "SRAM" byte size in hex from Table 2
-            .bootrom_base = 0x1fffec00,                // "System memory" starting address from Table 2
-            .bootrom_size = 0xC00              // "System memory" byte size in hex from Table 2
-        },
-        {
-            // STM32F30x
-            .chip_id = STM32_CHIPID_F3_SMALL,
-            .description = "F3 small device",
-            .flash_type = FLASH_TYPE_F0,
-            .flash_size_reg = 0x1ffff7cc,
-            .flash_pagesize = 0x800,
-            .sram_size = 0xa000,
-            .bootrom_base = 0x1fffd800,
-            .bootrom_size = 0x2000
-        },
-        {
-            // STM32L0x
-            // RM0367,RM0377 documents was used to find these parameters
-            .chip_id = STM32_CHIPID_L0,
-            .description = "L0x3 device",
-            .flash_type = FLASH_TYPE_L0,
-            .flash_size_reg = 0x1ff8007c,
-            .flash_pagesize = 0x80,
-            .sram_size = 0x2000,
-            .bootrom_base = 0x1ff0000,
-            .bootrom_size = 0x1000
-        },
-        {
-            // STM32L0x Category 5
-            // RM0367,RM0377 documents was used to find these parameters
-            .chip_id = STM32_CHIPID_L0_CAT5,
-            .description = "L0x Category 5 device",
-            .flash_type = FLASH_TYPE_L0,
-            .flash_size_reg = 0x1ff8007c,
-            .flash_pagesize = 0x80,
-            .sram_size = 0x5000,
-            .bootrom_base = 0x1ff0000,
-            .bootrom_size = 0x2000
-        },
-        {
-            // STM32L0x Category 2
-            // RM0367,RM0377 documents was used to find these parameters
-            .chip_id = STM32_CHIPID_L0_CAT2,
-            .description = "L0x Category 2 device",
-            .flash_type = FLASH_TYPE_L0,
-            .flash_size_reg = 0x1ff8007c,
-            .flash_pagesize = 0x80,
-            .sram_size = 0x2000,
-            .bootrom_base = 0x1ff0000,
-            .bootrom_size = 0x1000
-        },
-        {
-            // STM32F334
-            // RM0364 document was used to find these parameters
-            .chip_id = STM32_CHIPID_F334,
-            .description = "F334 device",
-            .flash_type = FLASH_TYPE_F0,
-            .flash_size_reg = 0x1ffff7cc,
-            .flash_pagesize = 0x800,
-            .sram_size = 0x3000,
-            .bootrom_base = 0x1fffd800,
-            .bootrom_size = 0x2000
-        },
-        {
-            // This is STK32F303RET6 device from STM32 F3 Nucelo board.
-            // Support based on DM00043574.pdf (RM0316) document rev 5.
-            .chip_id = STM32_CHIPID_F303_HIGH,
-            .description = "F303 high density device",
-            .flash_type = FLASH_TYPE_F0,
-            .flash_size_reg = 0x1ffff7cc,    // 34.2.1 Flash size data register
-            .flash_pagesize = 0x800,         // 4.2.1 Flash memory organization
-            .sram_size = 0x10000,            // 3.3 Embedded SRAM
-            .bootrom_base = 0x1fffd800,      // 3.3.2 / Table 4 System Memory
-            .bootrom_size = 0x2000
-        },
-        {
-            // STM32L4x6
-            // From RM0351.
-            .chip_id = STM32_CHIPID_L4,
-            .description = "L4 device",
-            .flash_type = FLASH_TYPE_L4,
-            .flash_size_reg = 0x1fff75e0,    // "Flash size data register" (sec 45.2, page 1671)
-            .flash_pagesize = 0x800,         // 2K (sec 3.2, page 78; also appears in sec 3.3.1 and tables 4-6 on pages 79-81)
-            // SRAM1 is "up to" 96k in the standard Cortex-M memory map;
-            // SRAM2 is 32k mapped at at 0x10000000 (sec 2.3, page 73 for
-            // sizes; table 2, page 74 for SRAM2 location)
-            .sram_size = 0x18000,
-            .bootrom_base = 0x1fff0000,      // Tables 4-6, pages 80-81 (Bank 1 system memory)
-            .bootrom_size = 0x7000           // 28k (per bank), same source as base
-        },
-
- };
-
+#include "stlink/chipid.h"
 
     typedef struct {
         uint32_t r[16];