2 * Copyright © 2012 Keith Packard <keithp@keithp.com>
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
12 * General Public License for more details.
14 * You should have received a copy of the GNU General Public License along
15 * with this program; if not, write to the Free Software Foundation, Inc.,
16 * 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.
22 #define CC1120_READ (7)
23 #define CC1120_BURST (6)
26 #define CC1120_IOCFG3 0x00
27 #define CC1120_IOCFG_GPIO_ATRAN 7
28 #define CC1120_IOCFG_GPIO_INV 6
29 #define CC1120_IOCFG_GPIO_CFG 0
30 #define CC1120_IOCFG_GPIO_CFG_RXFIFO_THR 0
31 #define CC1120_IOCFG_GPIO_CFG_RXFIFO_THR_PKT 1
32 #define CC1120_IOCFG_GPIO_CFG_TXFIFO_THR 2
33 #define CC1120_IOCFG_GPIO_CFG_TXFIFO_THR_PKT 3
34 #define CC1120_IOCFG_GPIO_CFG_RXFIFO_OVERFLOW 4
35 #define CC1120_IOCFG_GPIO_CFG_TXFIFO_UNDERFLOW 5
36 #define CC1120_IOCFG_GPIO_CFG_PKT_SYNC_RXTX 6
37 #define CC1120_IOCFG_GPIO_CFG_CRC_OK 7
38 #define CC1120_IOCFG_GPIO_CFG_SERIAL_CLK 8
39 #define CC1120_IOCFG_GPIO_CFG_SERIAL_RX 9
40 #define CC1120_IOCFG_GPIO_CFG_PQT_REACHED 11
41 #define CC1120_IOCFG_GPIO_CFG_PQT_VALID 12
42 #define CC1120_IOCFG_GPIO_CFG_RSSI_VALID 13
43 #define CC1120_IOCFG_GPIO3_CFG_RSSI_UPDATE 14
44 #define CC1120_IOCFG_GPIO2_CFG_RSSI_UPDATE 14
45 #define CC1120_IOCFG_GPIO1_CFG_AGC_HOLD 14
46 #define CC1120_IOCFG_GPIO0_CFG_AGC_UPDATE 14
47 #define CC1120_IOCFG_GPIO3_CFG_CGA_STATUS 15
48 #define CC1120_IOCFG_GPIO2_CFG_TXONCCA_DONE 15
49 #define CC1120_IOCFG_GPIO1_CFG_CCA_STATUS 15
50 #define CC1120_IOCFG_GPIO0_CFG_TXONCCA_FAILED 15
51 #define CC1120_IOCFG_GPIO_CFG_CARRIER_SENSE_VALID 16
52 #define CC1120_IOCFG_GPIO_CFG_CARRIER_SENSE 17
53 #define CC1120_IOCFG_GPIO3_CFG_DSSS_CLK 18
54 #define CC1120_IOCFG_GPIO2_CFG_DSSS_DATA0 18
55 #define CC1120_IOCFG_GPIO1_CFG_DSSS_CLK 18
56 #define CC1120_IOCFG_GPIO0_CFG_DSSS_DATA1 18
57 #define CC1120_IOCFG_GPIO_CFG_PKT_CRC_OK 19
58 #define CC1120_IOCFG_GPIO_CFG_MARC_MCU_WAKEUP 20
59 #define CC1120_IOCFG_GPIO_CFG_SYNC_LOW0_HIGH1 21
60 #define CC1120_IOCFG_GPIO_CFG_LNA_PA_REG_PD 23
61 #define CC1120_IOCFG_GPIO_CFG_LNA_PD 24
62 #define CC1120_IOCFG_GPIO_CFG_PA_RD 25
63 #define CC1120_IOCFG_GPIO_CFG_RX0TX1_CFG 26
64 #define CC1120_IOCFG_GPIO_CFG_IMAGE_FOUND 28
65 #define CC1120_IOCFG_GPIO_CFG_CLKEN_SOFT 29
66 #define CC1120_IOCFG_GPIO_CFG_SOFT_TX_DATA_CLK 30
67 #define CC1120_IOCFG_GPIO_CFG_RSSI_STEP_FOUND 33
68 #define CC1120_IOCFG_GPIO_CFG_RSSI_STEP_EVENT 34
69 #define CC1120_IOCFG_GPIO_CFG_ANTENNA_SELECT 36
70 #define CC1120_IOCFG_GPIO_CFG_MARC_2PIN_STATUS1 37
71 #define CC1120_IOCFG_GPIO_CFG_MARC_2PIN_STATUS0 38
72 #define CC1120_IOCFG_GPIO2_CFG_TXFIFO_OVERFLOW 39
73 #define CC1120_IOCFG_GPIO0_CFG_RXFIFO_UNDERFLOW 39
74 #define CC1120_IOCFG_GPIO3_CFG_MAGN_VALID 40
75 #define CC1120_IOCFG_GPIO2_CFG_CHFILT_VALID 40
76 #define CC1120_IOCFG_GPIO1_CFG_RCC_CAL_VALID 40
77 #define CC1120_IOCFG_GPIO0_CFG_CHFILTER_STARTUP_VALID 40
78 #define CC1120_IOCFG_GPIO3_CFG_COLLISION_FOUND 41
79 #define CC1120_IOCFG_GPIO2_CFG_SYNC_EVENT 41
80 #define CC1120_IOCFG_GPIO1_CFG_COLLISION_FOUND 41
81 #define CC1120_IOCFG_GPIO0_CFG_COLLISION_EVENT 41
82 #define CC1120_IOCFG_GPIO_CFG_PA_RAMP_UP 42
83 #define CC1120_IOCFG_GPIO3_CFG_CRC_FAILED 43
84 #define CC1120_IOCFG_GPIO2_CFG_LENGTH_FAILED 43
85 #define CC1120_IOCFG_GPIO1_CFG_ADDR_FAILED 43
86 #define CC1120_IOCFG_GPIO0_CFG_UART_FRAMING_ERROR 43
87 #define CC1120_IOCFG_GPIO_CFG_AGC_STABLE_GAIN 44
88 #define CC1120_IOCFG_GPIO_CFG_AGC_UPDATE 45
89 #define CC1120_IOCFG_GPIO3_CFG_ADC_CLOCK 46
90 #define CC1120_IOCFG_GPIO2_CFG_ADC_Q_DATA_SAMPLE 46
91 #define CC1120_IOCFG_GPIO1_CFG_ADC_CLOCK 46
92 #define CC1120_IOCFG_GPIO0_CFG_ADC_I_DATA_SAMPLE 46
93 #define CC1120_IOCFG_GPIO_CFG_HIGHZ 48
94 #define CC1120_IOCFG_GPIO_CFG_EXT_CLOCK 49
95 #define CC1120_IOCFG_GPIO_CFG_CHIP_RDY 50
96 #define CC1120_IOCFG_GPIO_CFG_HW0 51
97 #define CC1120_IOCFG_GPIO_CFG_CLOCK_32K 54
98 #define CC1120_IOCFG_GPIO_CFG_WOR_EVENT0 55
99 #define CC1120_IOCFG_GPIO_CFG_WOR_EVENT1 56
100 #define CC1120_IOCFG_GPIO_CFG_WOR_EVENT2 57
101 #define CC1120_IOCFG_GPIO_CFG_XOSC_STABLE 59
102 #define CC1120_IOCFG_GPIO_CFG_EXT_OSC_EN 60
103 #define CC1120_IOCFG_GPIO_CFG_MASK 0x3f
105 #define CC1120_IOCFG3 0x00
106 #define CC1120_IOCFG2 0x01
107 #define CC1120_IOCFG1 0x02
108 #define CC1120_IOCFG0 0x03
109 #define CC1120_SYNC3 0x04
110 #define CC1120_SYNC2 0x05
111 #define CC1120_SYNC1 0x06
112 #define CC1120_SYNC0 0x07
113 #define CC1120_SYNC_CFG1 0x08
114 #define CC1120_SYNC_CFG1_DEM_CFG 5
115 #define CC1120_SYNC_CFG1_DEM_CFG_PQT_GATING_DISABLED 0
116 #define CC1120_SYNC_CFG1_DEM_CFG_PQT_GATING_ENABLED 2
117 #define CC1120_SYNC_CFG1_DEM_CFG_MASK 0x7
119 #define CC1120_SYNC_CFG1_SYNC_THR 0
120 #define CC1120_SYNC_CFG1_SYNC_MASK 0x1f
122 #define CC1120_SYNC_CFG0 0x09
123 #define CC1120_SYNC_CFG0_SYNC_MODE 2
124 #define CC1120_SYNC_CFG0_SYNC_MODE_NONE 0
125 #define CC1120_SYNC_CFG0_SYNC_MODE_11_BITS 1
126 #define CC1120_SYNC_CFG0_SYNC_MODE_16_BITS 2
127 #define CC1120_SYNC_CFG0_SYNC_MODE_18_BITS 3
128 #define CC1120_SYNC_CFG0_SYNC_MODE_24_BITS 4
129 #define CC1120_SYNC_CFG0_SYNC_MODE_32_BITS 5
130 #define CC1120_SYNC_CFG0_SYNC_MODE_16H_BITS 6
131 #define CC1120_SYNC_CFG0_SYNC_MODE_16D_BITS 7
132 #define CC1120_SYNC_CFG0_SYNC_MODE_MASK 7
133 #define CC1120_SYNC_CFG0_SYNC_NUM_ERROR 0
134 #define CC1120_SYNC_CFG0_SYNC_NUM_ERROR_0 0
135 #define CC1120_SYNC_CFG0_SYNC_NUM_ERROR_2 1
136 #define CC1120_SYNC_CFG0_SYNC_NUM_ERROR_DISABLED 3
137 #define CC1120_SYNC_CFG0_SYNC_NUM_ERROR_MASK 3
139 #define CC1120_DEVIATION_M 0x0a
140 #define CC1120_MODCFG_DEV_E 0x0b
141 #define CC1120_MODCFG_DEV_E_MODEM_MODE 6
142 #define CC1120_MODCFG_DEV_E_MODEM_MODE_NORMAL 0
143 #define CC1120_MODCFG_DEV_E_MODEM_MODE_DSSS_REPEAT 1
144 #define CC1120_MODCFG_DEV_E_MODEM_MODE_DSSS_PN 2
145 #define CC1120_MODCFG_DEV_E_MODEM_MODE_MASK 3
146 #define CC1120_MODCFG_DEV_E_MOD_FORMAT 3
147 #define CC1120_MODCFG_DEV_E_MOD_FORMAT_2_FSK 0
148 #define CC1120_MODCFG_DEV_E_MOD_FORMAT_2_GFSK 1
149 #define CC1120_MODCFG_DEV_E_MOD_FORMAT_ASK_OOK 3
150 #define CC1120_MODCFG_DEV_E_MOD_FORMAT_4_FSK 4
151 #define CC1120_MODCFG_DEV_E_MOD_FORMAT_4_GFSK 5
152 #define CC1120_MODCFG_DEV_E_MOD_FORMAT_SC_MSK_UNSHAPED 6
153 #define CC1120_MODCFG_DEV_E_MOD_FORMAT_SC_MSK_SHAPED 7
154 #define CC1120_MODCFG_DEV_E_MOD_FORMAT_MASK 7
155 #define CC1120_MODCFG_DEV_E_DEV_E 0
156 #define CC1120_MODCFG_DEV_E_DEV_E_MASK 7
158 #define CC1120_DCFILT_CFG 0x0c
159 #define CC1120_PREAMBLE_CFG1 0x0d
160 #define CC1120_PREAMBLE_CFG1_NUM_PREAMBLE 2
161 #define CC1120_PREAMBLE_CFG1_NUM_PREAMBLE_NONE 0
162 #define CC1120_PREAMBLE_CFG1_NUM_PREAMBLE_0_5_BYTE 1
163 #define CC1120_PREAMBLE_CFG1_NUM_PREAMBLE_1_BYTE 2
164 #define CC1120_PREAMBLE_CFG1_NUM_PREAMBLE_1_5_BYTE 3
165 #define CC1120_PREAMBLE_CFG1_NUM_PREAMBLE_2_BYTES 4
166 #define CC1120_PREAMBLE_CFG1_NUM_PREAMBLE_3_BYTES 5
167 #define CC1120_PREAMBLE_CFG1_NUM_PREAMBLE_4_BYTES 6
168 #define CC1120_PREAMBLE_CFG1_NUM_PREAMBLE_5_BYTES 7
169 #define CC1120_PREAMBLE_CFG1_NUM_PREAMBLE_6_BYTES 8
170 #define CC1120_PREAMBLE_CFG1_NUM_PREAMBLE_7_BYTES 9
171 #define CC1120_PREAMBLE_CFG1_NUM_PREAMBLE_8_BYTES 10
172 #define CC1120_PREAMBLE_CFG1_NUM_PREAMBLE_12_BYTES 11
173 #define CC1120_PREAMBLE_CFG1_NUM_PREAMBLE_24_BYTES 12
174 #define CC1120_PREAMBLE_CFG1_NUM_PREAMBLE_30_BYTES 13
175 #define CC1120_PREAMBLE_CFG1_NUM_PREAMBLE_MASK 0xf
177 #define CC1120_PREAMBLE_CFG1_PREAMBLE_WORD 0
178 #define CC1120_PREAMBLE_CFG1_PREAMBLE_WORD_AA 0
179 #define CC1120_PREAMBLE_CFG1_PREAMBLE_WORD_55 1
180 #define CC1120_PREAMBLE_CFG1_PREAMBLE_WORD_33 2
181 #define CC1120_PREAMBLE_CFG1_PREAMBLE_WORD_CC 3
182 #define CC1120_PREAMBLE_CFG1_PREAMBLE_WORD_MASK 3
184 #define CC1120_PREAMBLE_CFG0 0x0e
185 #define CC1120_PREAMBLE_CFG0_PQT_EN 5
186 #define CC1120_PREAMBLE_CFG0_PQT_VALID_TIMEOUT 4
187 #define CC1120_PREAMBLE_CFG0_PQT 0
188 #define CC1120_PREAMBLE_CFG0_PQT_MASK 0xf
190 #define CC1120_FREQ_IF_CFG 0x0f
191 #define CC1120_IQIC 0x10
192 #define CC1120_CHAN_BW 0x11
193 #define CC1120_CHAN_BW_CHFILT_BYPASS 7
194 #define CC1120_CHAN_BW_ADC_CIC_DECFACT 6
195 #define CC1120_CHAN_BW_ADC_CIC_DECFACT_20 0
196 #define CC1120_CHAN_BW_ADC_CIC_DECFACT_32 1
197 #define CC1120_CHAN_BW_BB_CIC_DECFACT 0
199 #define CC1120_MDMCFG1 0x12
200 #define CC1120_MDMCFG1_CARRIER_SENSE_GATE 7
201 #define CC1120_MDMCFG1_FIFO_EN 6
202 #define CC1120_MDMCFG1_MANCHESTER_EN 5
203 #define CC1120_MDMCFG1_INVERT_DATA_EN 4
204 #define CC1120_MDMCFG1_COLLISION_DETECT_EN 3
205 #define CC1120_MDMCFG1_DVGA_GAIN 1
206 #define CC1120_MDMCFG1_DVGA_GAIN_0 0
207 #define CC1120_MDMCFG1_DVGA_GAIN_3 1
208 #define CC1120_MDMCFG1_DVGA_GAIN_6 2
209 #define CC1120_MDMCFG1_DVGA_GAIN_9 3
210 #define CC1120_MDMCFG1_DVGA_GAIN_MASK 3
211 #define CC1120_MDMCFG1_SINGLE_ADC_EN 0
213 #define CC1120_MDMCFG0 0x13
214 #define CC1120_DRATE2 0x14
215 #define CC1120_DRATE2_DATARATE_E 4
216 #define CC1120_DRATE2_DATARATE_E_MASK 0xf
217 #define CC1120_DRATE2_DATARATE_M_19_16 0
218 #define CC1120_DRATE2_DATARATE_M_19_16_MASK 0xf
220 #define CC1120_DRATE1 0x15
221 #define CC1120_DRATE0 0x16
222 #define CC1120_AGC_REF 0x17
223 #define CC1120_AGC_CS_THR 0x18
224 #define CC1120_AGC_GAIN_ADJUST 0x19
226 #define CC1120_AGC_CFG3 0x1a
227 #define CC1120_AGC_CFG3_RSSI_STEP_THR 7
228 #define CC1120_AGC_CFG3_AGC_MIN_GAIN 0
229 #define CC1120_AGC_CFG3_AGC_MIN_GAIN_MASK 0x1f
231 #define CC1120_AGC_CFG2 0x1b
232 #define CC1120_AGC_CFG2_START_PREVIOUS_GAIN_EN 7
233 #define CC1120_AGC_CFG2_FE_PERFORMANCE_MODE 5
234 #define CC1120_AGC_CFG2_FE_PERFORMANCE_MODE_OPTIMIZE_LINEARITY 0
235 #define CC1120_AGC_CFG2_FE_PERFORMANCE_MODE_NORMAL 1
236 #define CC1120_AGC_CFG2_FE_PERFORMANCE_MODE_LOW_POWER 2
237 #define CC1120_AGC_CFG2_FE_PERFORMANCE_MODE_MASK 3
238 #define CC1120_AGC_CFG2_AGC_MAX_GAIN 0
239 #define CC1120_AGC_CFG2_AGC_MAX_MASK 0x1f
241 #define CC1120_AGC_CFG1 0x1c
242 #define CC1120_AGC_CFG1_AGC_SYNC_BEHAVIOR 5
243 #define CC1120_AGC_CFG1_AGC_SYNC_BEHAVIOR_UPDATE_AGC_UPDATE_RSSI 0
244 #define CC1120_AGC_CFG1_AGC_SYNC_BEHAVIOR_FREEZE_AGC_UPDATE_RSSI 1
245 #define CC1120_AGC_CFG1_AGC_SYNC_BEHAVIOR_UPDATE_AGC_UPDATE_RSSI_SLOW 2
246 #define CC1120_AGC_CFG1_AGC_SYNC_BEHAVIOR_FREEZE_AGC_FREEZE_RSSI 3
247 #define CC1120_AGC_CFG1_AGC_SYNC_BEHAVIOR_UPDATE_AGC_UPDATE_RSSI_4 4
248 #define CC1120_AGC_CFG1_AGC_SYNC_BEHAVIOR_FREEZE_AGC_FREEZE_RSSI_5 5
249 #define CC1120_AGC_CFG1_AGC_SYNC_BEHAVIOR_UPDATE_AGC_UPDATE_RSSI_SLOW_6 6
250 #define CC1120_AGC_CFG1_AGC_SYNC_BEHAVIOR_FREEZE_AGC_FREEZE_RSSI_7 7
251 #define CC1120_AGC_CFG1_AGC_WIN_SIZE 2
252 #define CC1120_AGC_CFG1_AGC_WIN_SIZE_8 0
253 #define CC1120_AGC_CFG1_AGC_WIN_SIZE_16 1
254 #define CC1120_AGC_CFG1_AGC_WIN_SIZE_32 2
255 #define CC1120_AGC_CFG1_AGC_WIN_SIZE_64 3
256 #define CC1120_AGC_CFG1_AGC_WIN_SIZE_128 4
257 #define CC1120_AGC_CFG1_AGC_WIN_SIZE_256 5
258 #define CC1120_AGC_CFG1_AGC_WIN_SIZE_MASK 7
259 #define CC1120_AGC_CFG1_AGC_SETTLE_WAIT 0
260 #define CC1120_AGC_CFG1_AGC_SETTLE_WAIT_24 0
261 #define CC1120_AGC_CFG1_AGC_SETTLE_WAIT_32 1
262 #define CC1120_AGC_CFG1_AGC_SETTLE_WAIT_40 2
263 #define CC1120_AGC_CFG1_AGC_SETTLE_WAIT_48 3
265 #define CC1120_AGC_CFG0 0x1d
267 #define CC1120_AGC_CFG0_AGC_HYST_LEVEL 6
268 #define CC1120_AGC_CFG0_AGC_HYST_LEVEL_2 0
269 #define CC1120_AGC_CFG0_AGC_HYST_LEVEL_4 1
270 #define CC1120_AGC_CFG0_AGC_HYST_LEVEL_7 2
271 #define CC1120_AGC_CFG0_AGC_HYST_LEVEL_10 3
273 #define CC1120_AGC_CFG0_AGC_SLEWRATE_LIMIT 4
274 #define CC1120_AGC_CFG0_AGC_SLEWRATE_LIMIT_60 0
275 #define CC1120_AGC_CFG0_AGC_SLEWRATE_LIMIT_30 1
276 #define CC1120_AGC_CFG0_AGC_SLEWRATE_LIMIT_18 2
277 #define CC1120_AGC_CFG0_AGC_SLEWRATE_LIMIT_9 3
279 #define CC1120_AGC_CFG0_RSSI_VALID_CNT 2
280 #define CC1120_AGC_CFG0_RSSI_VALID_CNT_2 0
281 #define CC1120_AGC_CFG0_RSSI_VALID_CNT_3 1
282 #define CC1120_AGC_CFG0_RSSI_VALID_CNT_5 2
283 #define CC1120_AGC_CFG0_RSSI_VALID_CNT_9 3
285 #define CC1120_AGC_CFG0_AGC_ASK_DECAY 0
286 #define CC1120_AGC_CFG0_AGC_ASK_DECAY_1_16 0
287 #define CC1120_AGC_CFG0_AGC_ASK_DECAY_1_32 1
288 #define CC1120_AGC_CFG0_AGC_ASK_DECAY_1_64 2
289 #define CC1120_AGC_CFG0_AGC_ASK_DECAY_1_128 3
291 #define CC1120_FIFO_CFG 0x1e
292 #define CC1120_FIFO_CFG_CRC_AUTOFLUSH 7
293 #define CC1120_FIFO_CFG_FIFO_THR 0
294 #define CC1120_DEV_ADDR 0x1f
295 #define CC1120_SETTLING_CFG 0x20
296 #define CC1120_SETTLING_CFG_FS_AUTOCAL 3
297 #define CC1120_SETTLING_CFG_FS_AUTOCAL_NEVER 0
298 #define CC1120_SETTLING_CFG_FS_AUTOCAL_IDLE_TO_ON 1
299 #define CC1120_SETTLING_CFG_FS_AUTOCAL_ON_TO_IDLE 2
300 #define CC1120_SETTLING_CFG_FS_AUTOCAL_EVERY_4TH_TIME 3
301 #define CC1120_SETTLING_CFG_FS_AUTOCAL_MASK 3
302 #define CC1120_SETTLING_CFG_LOCK_TIME 1
303 #define CC1120_SETTLING_CFG_LOCK_TIME_50_20 0
304 #define CC1120_SETTLING_CFG_LOCK_TIME_75_30 1
305 #define CC1120_SETTLING_CFG_LOCK_TIME_100_40 2
306 #define CC1120_SETTLING_CFG_LOCK_TIME_150_60 3
307 #define CC1120_SETTLING_CFG_LOCK_TIME_MASK 3
308 #define CC1120_SETTLING_CFG_FSREG_TIME 0
309 #define CC1120_SETTLING_CFG_FSREG_TIME_30 0
310 #define CC1120_SETTLING_CFG_FSREG_TIME_60 1
311 #define CC1120_SETTLING_CFG_FSREG_TIME_MASK 1
313 #define CC1120_FS_CFG 0x21
314 #define CC1120_FS_CFG_LOCK_EN 4
315 #define CC1120_FS_CFG_FSD_BANDSELECT 0
316 #define CC1120_FS_CFG_FSD_BANDSELECT_820_960 2
317 #define CC1120_FS_CFG_FSD_BANDSELECT_410_480 4
318 #define CC1120_FS_CFG_FSD_BANDSELECT_273_320 6
319 #define CC1120_FS_CFG_FSD_BANDSELECT_205_240 8
320 #define CC1120_FS_CFG_FSD_BANDSELECT_164_192 10
321 #define CC1120_FS_CFG_FSD_BANDSELECT_136_160 11
322 #define CC1120_FS_CFG_FSD_BANDSELECT_MASK 0xf
324 #define CC1120_WOR_CFG1 0x22
325 #define CC1120_WOR_CFG0 0x23
326 #define CC1120_WOR_EVENT0_MSB 0x24
327 #define CC1120_WOR_EVENT0_LSB 0x25
328 #define CC1120_PKT_CFG2 0x26
329 #define CC1120_PKT_CFG2_CCA_MODE 2
330 #define CC1120_PKT_CFG2_CCA_MODE_ALWAYS_CLEAR 0
331 #define CC1120_PKT_CFG2_CCA_MODE_RSSI_THRESHOLD 1
332 #define CC1120_PKT_CFG2_CCA_MODE_NOT_RECEIVING 2
333 #define CC1120_PKT_CFG2_CCA_MODE_RSSI_OR_NOT 3
334 #define CC1120_PKT_CFG2_CCA_MODE_RSSI_AND_ETSI_LBT 4
335 #define CC1120_PKT_CFG2_CCA_MODE_MASK 7
336 #define CC1120_PKT_CFG2_PKT_FORMAT 0
337 #define CC1120_PKT_CFG2_PKT_FORMAT_NORMAL 0
338 #define CC1120_PKT_CFG2_PKT_FORMAT_SYNCHRONOUS_SERIAL 1
339 #define CC1120_PKT_CFG2_PKT_FORMAT_RANDOM 2
340 #define CC1120_PKT_CFG2_PKT_FORMAT_TRANSPARENT_SERIAL 3
341 #define CC1120_PKT_CFG2_PKT_FORMAT_MASK 3
343 #define CC1120_PKT_CFG1 0x27
344 #define CC1120_PKT_CFG1_WHITE_DATA 6
345 #define CC1120_PKT_CFG1_ADDR_CHECK_CFG 4
346 #define CC1120_PKT_CFG1_ADDR_CHECK_CFG_NONE 0
347 #define CC1120_PKT_CFG1_ADDR_CHECK_CFG_CHECK 1
348 #define CC1120_PKT_CFG1_ADDR_CHECK_CFG_00_BROADCAST 2
349 #define CC1120_PKT_CFG1_ADDR_CHECK_CFG_00_FF_BROADCAST 3
350 #define CC1120_PKT_CFG1_ADDR_CHECK_CFG_MASK 3
351 #define CC1120_PKT_CFG1_CRC_CFG 2
352 #define CC1120_PKT_CFG1_CRC_CFG_DISABLED 0
353 #define CC1120_PKT_CFG1_CRC_CFG_CRC16_INIT_ONES 1
354 #define CC1120_PKT_CFG1_CRC_CFG_CRC16_INIT_ZEROS 2
355 #define CC1120_PKT_CFG1_CRC_CFG_MASK 3
356 #define CC1120_PKT_CFG1_BYTE_SWAP_EN 1
357 #define CC1120_PKT_CFG1_APPEND_STATUS 0
359 #define CC1120_PKT_CFG0 0x28
360 #define CC1120_PKT_CFG0_RESERVED7 7
361 #define CC1120_PKT_CFG0_LENGTH_CONFIG 5
362 #define CC1120_PKT_CFG0_LENGTH_CONFIG_FIXED 0
363 #define CC1120_PKT_CFG0_LENGTH_CONFIG_VARIABLE 1
364 #define CC1120_PKT_CFG0_LENGTH_CONFIG_INFINITE 2
365 #define CC1120_PKT_CFG0_LENGTH_CONFIG_VARIABLE_5LSB 3
366 #define CC1120_PKT_CFG0_LENGTH_CONFIG_MASK 3
367 #define CC1120_PKT_CFG0_PKG_BIT_LEN 2
368 #define CC1120_PKT_CFG0_PKG_BIT_LEN_MASK 7
369 #define CC1120_PKT_CFG0_UART_MODE_EN 1
370 #define CC1120_PKT_CFG0_UART_SWAP_EN 0
372 #define CC1120_RFEND_CFG1 0x29
373 #define CC1120_RFEND_CFG0 0x2a
374 #define CC1120_PA_CFG2 0x2b
375 #define CC1120_PA_CFG1 0x2c
376 #define CC1120_PA_CFG0 0x2d
377 #define CC1120_PKT_LEN 0x2e
379 #define CC1120_EXTENDED 0x2f
381 /* Command strobes */
382 #define CC1120_SRES 0x30
383 #define CC1120_SFSTXON 0x31
384 #define CC1120_SXOFF 0x32
385 #define CC1120_SCAL 0x33
386 #define CC1120_SRX 0x34
387 #define CC1120_STX 0x35
388 #define CC1120_SIDLE 0x36
389 #define CC1120_SAFC 0x37
390 #define CC1120_SWOR 0x38
391 #define CC1120_SPWD 0x39
392 #define CC1120_SFRX 0x3a
393 #define CC1120_SFTX 0x3b
394 #define CC1120_SWORRST 0x3c
395 #define CC1120_SNOP 0x3d
397 #define CC1120_DIRECT_FIFO 0x3e
398 #define CC1120_FIFO 0x3f
400 #define CC1120_FIFO_SIZE 128
402 /* Extended register space */
404 #define CC1120_EXTENDED_BIT 0x8000
406 #define CC1120_IS_EXTENDED(r) ((r) & CC1120_EXTENDED_BIT)
408 #define CC1120_IF_MIX_CFG (CC1120_EXTENDED_BIT | 0x00)
409 #define CC1120_FREQOFF_CFG (CC1120_EXTENDED_BIT | 0x01)
410 #define CC1120_TOC_CFG (CC1120_EXTENDED_BIT | 0x02)
411 #define CC1120_MARC_SPARE (CC1120_EXTENDED_BIT | 0x03)
412 #define CC1120_ECG_CFG (CC1120_EXTENDED_BIT | 0x04)
413 #define CC1120_SOFT_TX_DATA_CFG (CC1120_EXTENDED_BIT | 0x05)
414 #define CC1120_SOFT_TX_DATA_CFG_SYMBOL_MAP_CFG 5
415 #define CC1120_SOFT_TX_DATA_CFG_SOFT_TX_DATA_EN 0
416 #define CC1120_EXT_CTRL (CC1120_EXTENDED_BIT | 0x06)
417 #define CC1120_RCCAL_FINE (CC1120_EXTENDED_BIT | 0x07)
418 #define CC1120_RCCAL_COARSE (CC1120_EXTENDED_BIT | 0x08)
419 #define CC1120_RCCAL_OFFSET (CC1120_EXTENDED_BIT | 0x09)
420 #define CC1120_FREQOFF1 (CC1120_EXTENDED_BIT | 0x0A)
421 #define CC1120_FREQOFF0 (CC1120_EXTENDED_BIT | 0x0B)
422 #define CC1120_FREQ2 (CC1120_EXTENDED_BIT | 0x0C)
423 #define CC1120_FREQ1 (CC1120_EXTENDED_BIT | 0x0D)
424 #define CC1120_FREQ0 (CC1120_EXTENDED_BIT | 0x0E)
425 #define CC1120_IF_ADC2 (CC1120_EXTENDED_BIT | 0x0F)
426 #define CC1120_IF_ADC1 (CC1120_EXTENDED_BIT | 0x10)
427 #define CC1120_IF_ADC0 (CC1120_EXTENDED_BIT | 0x11)
428 #define CC1120_FS_DIG1 (CC1120_EXTENDED_BIT | 0x12)
429 #define CC1120_FS_DIG0 (CC1120_EXTENDED_BIT | 0x13)
430 #define CC1120_FS_CAL3 (CC1120_EXTENDED_BIT | 0x14)
431 #define CC1120_FS_CAL2 (CC1120_EXTENDED_BIT | 0x15)
432 #define CC1120_FS_CAL1 (CC1120_EXTENDED_BIT | 0x16)
433 #define CC1120_FS_CAL0 (CC1120_EXTENDED_BIT | 0x17)
434 #define CC1120_FS_CHP (CC1120_EXTENDED_BIT | 0x18)
435 #define CC1120_FS_DIVTWO (CC1120_EXTENDED_BIT | 0x19)
436 #define CC1120_FS_DSM1 (CC1120_EXTENDED_BIT | 0x1A)
437 #define CC1120_FS_DSM0 (CC1120_EXTENDED_BIT | 0x1B)
438 #define CC1120_FS_DVC1 (CC1120_EXTENDED_BIT | 0x1C)
439 #define CC1120_FS_DVC0 (CC1120_EXTENDED_BIT | 0x1D)
440 #define CC1120_FS_LBI (CC1120_EXTENDED_BIT | 0x1E)
441 #define CC1120_FS_PFD (CC1120_EXTENDED_BIT | 0x1F)
442 #define CC1120_FS_PRE (CC1120_EXTENDED_BIT | 0x20)
443 #define CC1120_FS_REG_DIV_CML (CC1120_EXTENDED_BIT | 0x21)
444 #define CC1120_FS_SPARE (CC1120_EXTENDED_BIT | 0x22)
445 #define CC1120_FS_VCO4 (CC1120_EXTENDED_BIT | 0x23)
446 #define CC1120_FS_VCO3 (CC1120_EXTENDED_BIT | 0x24)
447 #define CC1120_FS_VCO2 (CC1120_EXTENDED_BIT | 0x25)
448 #define CC1120_FS_VCO1 (CC1120_EXTENDED_BIT | 0x26)
449 #define CC1120_FS_VCO0 (CC1120_EXTENDED_BIT | 0x27)
450 #define CC1120_GBIAS6 (CC1120_EXTENDED_BIT | 0x28)
451 #define CC1120_GBIAS5 (CC1120_EXTENDED_BIT | 0x29)
452 #define CC1120_GBIAS4 (CC1120_EXTENDED_BIT | 0x2A)
453 #define CC1120_GBIAS3 (CC1120_EXTENDED_BIT | 0x2B)
454 #define CC1120_GBIAS2 (CC1120_EXTENDED_BIT | 0x2C)
455 #define CC1120_GBIAS1 (CC1120_EXTENDED_BIT | 0x2D)
456 #define CC1120_GBIAS0 (CC1120_EXTENDED_BIT | 0x2E)
457 #define CC1120_IFAMP (CC1120_EXTENDED_BIT | 0x2F)
458 #define CC1120_LNA (CC1120_EXTENDED_BIT | 0x30)
459 #define CC1120_RXMIX (CC1120_EXTENDED_BIT | 0x31)
460 #define CC1120_XOSC5 (CC1120_EXTENDED_BIT | 0x32)
461 #define CC1120_XOSC4 (CC1120_EXTENDED_BIT | 0x33)
462 #define CC1120_XOSC3 (CC1120_EXTENDED_BIT | 0x34)
463 #define CC1120_XOSC2 (CC1120_EXTENDED_BIT | 0x35)
464 #define CC1120_XOSC1 (CC1120_EXTENDED_BIT | 0x36)
465 #define CC1120_XOSC0 (CC1120_EXTENDED_BIT | 0x37)
466 #define CC1120_ANALOG_SPARE (CC1120_EXTENDED_BIT | 0x38)
467 #define CC1120_PA_CFG3 (CC1120_EXTENDED_BIT | 0x39)
468 #define CC1120_WOR_TIME1 (CC1120_EXTENDED_BIT | 0x64)
469 #define CC1120_WOR_TIME0 (CC1120_EXTENDED_BIT | 0x65)
470 #define CC1120_WOR_CAPTURE1 (CC1120_EXTENDED_BIT | 0x66)
471 #define CC1120_WOR_CAPTURE0 (CC1120_EXTENDED_BIT | 0x67)
472 #define CC1120_BIST (CC1120_EXTENDED_BIT | 0x68)
473 #define CC1120_DCFILTOFFSET_I1 (CC1120_EXTENDED_BIT | 0x69)
474 #define CC1120_DCFILTOFFSET_I0 (CC1120_EXTENDED_BIT | 0x6A)
475 #define CC1120_DCFILTOFFSET_Q1 (CC1120_EXTENDED_BIT | 0x6B)
476 #define CC1120_DCFILTOFFSET_Q0 (CC1120_EXTENDED_BIT | 0x6C)
477 #define CC1120_IQIE_I1 (CC1120_EXTENDED_BIT | 0x6D)
478 #define CC1120_IQIE_I0 (CC1120_EXTENDED_BIT | 0x6E)
479 #define CC1120_IQIE_Q1 (CC1120_EXTENDED_BIT | 0x6f)
480 #define CC1120_IQIE_Q0 (CC1120_EXTENDED_BIT | 0x70)
481 #define CC1120_RSSI1 (CC1120_EXTENDED_BIT | 0x71)
482 #define CC1120_RSSI0 (CC1120_EXTENDED_BIT | 0x72)
483 #define CC1120_MARCSTATE (CC1120_EXTENDED_BIT | 0x73)
484 #define CC1120_LQI_VAL (CC1120_EXTENDED_BIT | 0x74)
485 #define CC1120_PQT_SYNC_ERR (CC1120_EXTENDED_BIT | 0x75)
486 #define CC1120_DEM_STATUS (CC1120_EXTENDED_BIT | 0x76)
487 #define CC1120_FREQOFF_EST1 (CC1120_EXTENDED_BIT | 0x77)
488 #define CC1120_FREQOFF_EST0 (CC1120_EXTENDED_BIT | 0x78)
489 #define CC1120_AGC_GAIN3 (CC1120_EXTENDED_BIT | 0x79)
490 #define CC1120_AGC_GAIN2 (CC1120_EXTENDED_BIT | 0x7a)
491 #define CC1120_AGC_GAIN1 (CC1120_EXTENDED_BIT | 0x7b)
492 #define CC1120_AGC_GAIN0 (CC1120_EXTENDED_BIT | 0x7c)
493 #define CC1120_SOFT_RX_DATA_OUT (CC1120_EXTENDED_BIT | 0x7d)
494 #define CC1120_SOFT_TX_DATA_IN (CC1120_EXTENDED_BIT | 0x7e)
495 #define CC1120_ASK_SOFT_RX_DATA (CC1120_EXTENDED_BIT | 0x7f)
496 #define CC1120_RNDGEN (CC1120_EXTENDED_BIT | 0x80)
497 #define CC1120_MAGN2 (CC1120_EXTENDED_BIT | 0x81)
498 #define CC1120_MAGN1 (CC1120_EXTENDED_BIT | 0x82)
499 #define CC1120_MAGN0 (CC1120_EXTENDED_BIT | 0x83)
500 #define CC1120_ANG1 (CC1120_EXTENDED_BIT | 0x84)
501 #define CC1120_ANG0 (CC1120_EXTENDED_BIT | 0x85)
502 #define CC1120_CHFILT_I2 (CC1120_EXTENDED_BIT | 0x86)
503 #define CC1120_CHFILT_I1 (CC1120_EXTENDED_BIT | 0x87)
504 #define CC1120_CHFILT_I0 (CC1120_EXTENDED_BIT | 0x88)
505 #define CC1120_CHFILT_Q2 (CC1120_EXTENDED_BIT | 0x89)
506 #define CC1120_CHFILT_Q1 (CC1120_EXTENDED_BIT | 0x8a)
507 #define CC1120_CHFILT_Q0 (CC1120_EXTENDED_BIT | 0x8b)
508 #define CC1120_GPIO_STATUS (CC1120_EXTENDED_BIT | 0x8c)
509 #define CC1120_FSCAL_CTRL (CC1120_EXTENDED_BIT | 0x8d)
510 #define CC1120_PHASE_ADJUST (CC1120_EXTENDED_BIT | 0x8e)
511 #define CC1120_PARTNUMBER (CC1120_EXTENDED_BIT | 0x8f)
512 #define CC1120_PARTVERSION (CC1120_EXTENDED_BIT | 0x90)
513 #define CC1120_SERIAL_STATUS (CC1120_EXTENDED_BIT | 0x91)
514 #define CC1120_RX_STATUS (CC1120_EXTENDED_BIT | 0x92)
515 #define CC1120_TX_STATUS (CC1120_EXTENDED_BIT | 0x93)
516 #define CC1120_MARC_STATUS1 (CC1120_EXTENDED_BIT | 0x94)
517 # define CC1120_MARC_STATUS1_NO_FAILURE 0
518 # define CC1120_MARC_STATUS1_RX_TIMEOUT 1
519 # define CC1120_MARC_STATUS1_RX_TERMINATION 2
520 # define CC1120_MARC_STATUS1_EWOR_SYNC_LOST 3
521 # define CC1120_MARC_STATUS1_MAXIMUM_LENGTH 4
522 # define CC1120_MARC_STATUS1_ADDRESS 5
523 # define CC1120_MARC_STATUS1_CRC 6
524 # define CC1120_MARC_STATUS1_TX_FIFO_OVERFLOW 7
525 # define CC1120_MARC_STATUS1_TX_FIFO_UNDERFLOW 8
526 # define CC1120_MARC_STATUS1_RX_FIFO_OVERFLOW 9
527 # define CC1120_MARC_STATUS1_RX_FIFO_UNDERFLOW 10
528 # define CC1120_MARC_STATUS1_TX_ON_CCA_FAILED 11
529 # define CC1120_MARC_STATUS1_TX_FINISHED 0x40
530 # define CC1120_MARC_STATUS1_RX_FINISHED 0x80
531 #define CC1120_MARC_STATUS0 (CC1120_EXTENDED_BIT | 0x95)
532 #define CC1120_PA_IFAMP_TEST (CC1120_EXTENDED_BIT | 0x96)
533 #define CC1120_FSRF_TEST (CC1120_EXTENDED_BIT | 0x97)
534 #define CC1120_PRE_TEST (CC1120_EXTENDED_BIT | 0x98)
535 #define CC1120_PRE_OVR (CC1120_EXTENDED_BIT | 0x99)
536 #define CC1120_ADC_TEST (CC1120_EXTENDED_BIT | 0x9a)
537 #define CC1120_DVC_TEST (CC1120_EXTENDED_BIT | 0x9b)
538 #define CC1120_ATEST (CC1120_EXTENDED_BIT | 0x9c)
539 #define CC1120_ATEST_LVDS (CC1120_EXTENDED_BIT | 0x9d)
540 #define CC1120_ATEST_MODE (CC1120_EXTENDED_BIT | 0x9e)
541 #define CC1120_XOSC_TEST1 (CC1120_EXTENDED_BIT | 0x9f)
542 #define CC1120_XOSC_TEST0 (CC1120_EXTENDED_BIT | 0xa0)
543 #define CC1120_RXFIRST (CC1120_EXTENDED_BIT | 0xd2)
544 #define CC1120_TXFIRST (CC1120_EXTENDED_BIT | 0xd3)
545 #define CC1120_RXLAST (CC1120_EXTENDED_BIT | 0xd4)
546 #define CC1120_TXLAST (CC1120_EXTENDED_BIT | 0xd5)
547 #define CC1120_NUM_TXBYTES (CC1120_EXTENDED_BIT | 0xd6)
548 #define CC1120_NUM_RXBYTES (CC1120_EXTENDED_BIT | 0xd7)
549 #define CC1120_FIFO_NUM_TXBYTES (CC1120_EXTENDED_BIT | 0xd8)
550 #define CC1120_FIFO_NUM_RXBYTES (CC1120_EXTENDED_BIT | 0xd9)
553 #define CC1120_STATUS_CHIP_RDY 7
554 #define CC1120_STATUS_STATE 4
555 #define CC1120_STATUS_STATE_IDLE 0
556 #define CC1120_STATUS_STATE_RX 1
557 #define CC1120_STATUS_STATE_TX 2
558 #define CC1120_STATUS_STATE_FSTXON 3
559 #define CC1120_STATUS_STATE_CALIBRATE 4
560 #define CC1120_STATUS_STATE_SETTLING 5
561 #define CC1120_STATUS_STATE_RX_FIFO_ERROR 6
562 #define CC1120_STATUS_STATE_TX_FIFO_ERROR 7
563 #define CC1120_STATUS_STATE_MASK 7
565 #endif /* _AO_CC1120_H_ */