From: bernhardheld Date: Tue, 17 Feb 2004 20:11:13 +0000 (+0000) Subject: device/include/c8051f320.h: added. Contributed by Maarten Brock. X-Git-Url: https://git.gag.com/?a=commitdiff_plain;h=0aba011e7aed6a2438999811573cd5df71e52775;p=fw%2Fsdcc device/include/c8051f320.h: added. Contributed by Maarten Brock. git-svn-id: https://sdcc.svn.sourceforge.net/svnroot/sdcc/trunk/sdcc@3205 4a8a32a2-be11-0410-ad9d-d568d2c75423 --- diff --git a/ChangeLog b/ChangeLog index 894fa305..9566a913 100644 --- a/ChangeLog +++ b/ChangeLog @@ -1,3 +1,7 @@ +2004-02-17 Bernhard Held + + * device/include/c8051f320.h: added. Contributed by Maarten Brock. + 2004-02-17 Erik Petrich * doc/sdccman.lyx: added details about the HC08 storage classes and diff --git a/device/include/c8051f320.h b/device/include/c8051f320.h new file mode 100644 index 00000000..bceaf480 --- /dev/null +++ b/device/include/c8051f320.h @@ -0,0 +1,323 @@ +/*------------------------------------------------------------------------- + Register Declarations for the Cygnal C8051F32x Processor Range + + Copyright (C) 2004 - Maarten Brock, sourceforge.brock@dse.nl + + This library is free software; you can redistribute it and/or + modify it under the terms of the GNU Lesser General Public + License as published by the Free Software Foundation; either + version 2.1 of the License, or (at your option) any later version. + + This library is distributed in the hope that it will be useful, + but WITHOUT ANY WARRANTY; without even the implied warranty of + MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU + Lesser General Public License for more details. + + You should have received a copy of the GNU Lesser General Public + License along with this library; if not, write to the Free Software + Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA +-------------------------------------------------------------------------*/ + +#ifndef C8051F320_H +#define C8051F320_H + + +/* BYTE Registers */ +sfr at 0x80 P0 ; /* PORT 0 */ +sfr at 0x81 SP ; /* STACK POINTER */ +sfr at 0x82 DPL ; /* DATA POINTER - LOW BYTE */ +sfr at 0x83 DPH ; /* DATA POINTER - HIGH BYTE */ +sfr at 0x87 PCON ; /* POWER CONTROL */ +sfr at 0x88 TCON ; /* TIMER CONTROL */ +sfr at 0x89 TMOD ; /* TIMER MODE */ +sfr at 0x8A TL0 ; /* TIMER 0 - LOW BYTE */ +sfr at 0x8B TL1 ; /* TIMER 1 - LOW BYTE */ +sfr at 0x8C TH0 ; /* TIMER 0 - HIGH BYTE */ +sfr at 0x8D TH1 ; /* TIMER 1 - HIGH BYTE */ +sfr at 0x8E CKCON ; /* CLOCK CONTROL */ +sfr at 0x8F PSCTL ; /* PROGRAM STORE R/W CONTROL */ +sfr at 0x90 P1 ; /* PORT 1 */ +sfr at 0x91 TMR3CN ; /* TIMER 3 CONTROL */ +sfr at 0x92 TMR3RLL ; /* TIMER 3 CAPTURE REGISTER - LOW BYTE */ +sfr at 0x93 TMR3RLH ; /* TIMER 3 CAPTURE REGISTER - HIGH BYTE */ +sfr at 0x94 TMR3L ; /* TIMER 3 - LOW BYTE */ +sfr at 0x95 TMR3H ; /* TIMER 3 - HIGH BYTE */ +sfr at 0x96 USB0ADR ; /* USB0 INDIRECT ADDRESS REGISTER */ +sfr at 0x97 USB0DAT ; /* USB0 DATA REGISTER */ +sfr at 0x98 SCON ; /* SERIAL PORT CONTROL */ +sfr at 0x98 SCON0 ; /* SERIAL PORT CONTROL */ +sfr at 0x99 SBUF ; /* SERIAL PORT BUFFER */ +sfr at 0x99 SBUF0 ; /* SERIAL PORT BUFFER */ +sfr at 0x9A CPT1CN ; /* COMPARATOR 1 CONTROL */ +sfr at 0x9B CPT0CN ; /* COMPARATOR 0 CONTROL */ +sfr at 0x9C CPT1MD ; /* COMPARATOR 1 MODE SELECTION */ +sfr at 0x9D CPT0MD ; /* COMPARATOR 0 MODE SELECTION */ +sfr at 0x9E CPT1MX ; /* COMPARATOR 1 MUX SELECTION */ +sfr at 0x9F CPT0MX ; /* COMPARATOR 0 MUX SELECTION */ +sfr at 0xA0 P2 ; /* PORT 2 */ +sfr at 0xA1 SPI0CFG ; /* SPI0 CONFIGURATION */ +sfr at 0xA2 SPI0CKR ; /* SPI0 CLOCK RATE CONTROL */ +sfr at 0xA3 SPI0DAT ; /* SPI0 DATA */ +sfr at 0xA4 P0MDOUT ; /* PORT 0 OUTPUT MODE CONFIGURATION */ +sfr at 0xA5 P1MDOUT ; /* PORT 1 OUTPUT MODE CONFIGURATION */ +sfr at 0xA6 P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */ +sfr at 0xA7 P3MDOUT ; /* PORT 3 OUTPUT MODE CONFIGURATION */ +sfr at 0xA8 IE ; /* INTERRUPT ENABLE */ +sfr at 0xA9 CLKSEL ; /* SYSTEM CLOCK SELECT */ +sfr at 0xAA EMI0CN ; /* EXTERNAL MEMORY INTERFACE CONTROL */ +sfr at 0xB0 P3 ; /* PORT 3 */ +sfr at 0xB1 OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */ +sfr at 0xB2 OSCICN ; /* INTERNAL OSCILLATOR CONTROL */ +sfr at 0xB3 OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */ +sfr at 0xB6 FLSCL ; /* FLASH MEMORY TIMING PRESCALER */ +sfr at 0xB7 FLKEY ; /* FLASH ACESS LIMIT */ +sfr at 0xB8 IP ; /* INTERRUPT PRIORITY */ +sfr at 0xB9 CLKMUL ; /* CLOCK MULTIPLIER CONTROL REGISTER */ +sfr at 0xBA AMX0N ; /* ADC 0 MUX NEGATIVE CHANNEL SELECTION */ +sfr at 0xBB AMX0P ; /* ADC 0 MUX POSITIVE CHANNEL SELECTION */ +sfr at 0xBC ADC0CF ; /* ADC 0 CONFIGURATION */ +sfr at 0xBD ADC0L ; /* ADC 0 DATA WORD LSB */ +sfr at 0xBE ADC0H ; /* ADC 0 DATA WORD MSB */ +sfr at 0xC0 SMB0CN ; /* SMBUS CONTROL */ +sfr at 0xC1 SMB0CF ; /* SMBUS CONFIGURATION */ +sfr at 0xC2 SMB0DAT ; /* SMBUS DATA */ +sfr at 0xC3 ADC0GTL ; /* ADC 0 GREATER-THAN LOW BYTE */ +sfr at 0xC4 ADC0GTH ; /* ADC 0 GREATER-THAN HIGH BYTE */ +sfr at 0xC5 ADC0LTL ; /* ADC 0 LESS-THAN LOW BYTE */ +sfr at 0xC6 ADC0LTH ; /* ADC 0 LESS-THAN HIGH BYTE */ +sfr at 0xC8 T2CON ; /* TIMER 2 CONTROL */ +sfr at 0xC8 TMR2CN ; /* TIMER 2 CONTROL */ +sfr at 0xC9 REG0CN ; /* VOLTAGE REGULATOR CONTROL */ +sfr at 0xCA RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */ +sfr at 0xCA TMR2RLL ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */ +sfr at 0xCB RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */ +sfr at 0xCB TMR2RLH ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */ +sfr at 0xCC TL2 ; /* TIMER 2 - LOW BYTE */ +sfr at 0xCC TMR2L ; /* TIMER 2 - LOW BYTE */ +sfr at 0xCD TH2 ; /* TIMER 2 - HIGH BYTE */ +sfr at 0xCD TMR2H ; /* TIMER 2 - HIGH BYTE */ +sfr at 0xD0 PSW ; /* PROGRAM STATUS WORD */ +sfr at 0xD1 REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */ +sfr at 0xD4 P0SKIP ; /* PORT 0 SKIP */ +sfr at 0xD5 P1SKIP ; /* PORT 1 SKIP */ +sfr at 0xD6 P2SKIP ; /* PORT 2 SKIP */ +sfr at 0xD7 USB0XCN ; /* USB0 TRANSCEIVER CONTROL */ +sfr at 0xD8 PCA0CN ; /* PCA CONTROL */ +sfr at 0xD9 PCA0MD ; /* PCA MODE */ +sfr at 0xDA PCA0CPM0 ; /* PCA MODULE 0 MODE REGISTER */ +sfr at 0xDB PCA0CPM1 ; /* PCA MODULE 1 MODE REGISTER */ +sfr at 0xDC PCA0CPM2 ; /* PCA MODULE 2 MODE REGISTER */ +sfr at 0xDD PCA0CPM3 ; /* PCA MODULE 3 MODE REGISTER */ +sfr at 0xDE PCA0CPM4 ; /* PCA MODULE 4 MODE REGISTER */ +sfr at 0xE0 ACC ; /* ACCUMULATOR */ +sfr at 0xE1 XBR0 ; /* PORT MUX CONFIGURATION REGISTER 0 */ +sfr at 0xE2 XBR1 ; /* PORT MUX CONFIGURATION REGISTER 1 */ +sfr at 0xE4 IT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */ +sfr at 0xE4 INT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */ +sfr at 0xE6 EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */ +sfr at 0xE7 EIE2 ; /* EXTERNAL INTERRUPT ENABLE 2 */ +sfr at 0xE8 ADC0CN ; /* ADC 0 CONTROL */ +sfr at 0xE9 PCA0CPL1 ; /* PCA CAPTURE 1 LOW */ +sfr at 0xEA PCA0CPH1 ; /* PCA CAPTURE 1 HIGH */ +sfr at 0xEB PCA0CPL2 ; /* PCA CAPTURE 2 LOW */ +sfr at 0xEC PCA0CPH2 ; /* PCA CAPTURE 2 HIGH */ +sfr at 0xED PCA0CPL3 ; /* PCA CAPTURE 3 LOW */ +sfr at 0xEE PCA0CPH3 ; /* PCA CAPTURE 3 HIGH */ +sfr at 0xEF RSTSRC ; /* RESET SOURCE */ +sfr at 0xF0 B ; /* B REGISTER */ +sfr at 0xF1 P0MODE ; /* PORT 0 INPUT MODE CONFIGURATION */ +sfr at 0xF1 P0MDIN ; /* PORT 0 INPUT MODE CONFIGURATION */ +sfr at 0xF2 P1MODE ; /* PORT 1 INPUT MODE CONFIGURATION */ +sfr at 0xF2 P1MDIN ; /* PORT 1 INPUT MODE CONFIGURATION */ +sfr at 0xF3 P2MODE ; /* PORT 2 INPUT MODE CONFIGURATION */ +sfr at 0xF3 P2MDIN ; /* PORT 2 INPUT MODE CONFIGURATION */ +sfr at 0xF4 P3MODE ; /* PORT 3 INPUT MODE CONFIGURATION */ +sfr at 0xF4 P3MDIN ; /* PORT 3 INPUT MODE CONFIGURATION */ +sfr at 0xF6 EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */ +sfr at 0xF7 EIP2 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 2 */ +sfr at 0xF8 SPI0CN ; /* SPI0 CONTROL */ +sfr at 0xF9 PCA0L ; /* PCA COUNTER LOW */ +sfr at 0xFA PCA0H ; /* PCA COUNTER HIGH */ +sfr at 0xFB PCA0CPL0 ; /* PCA CAPTURE 0 LOW */ +sfr at 0xFC PCA0CPH0 ; /* PCA CAPTURE 0 HIGH */ +sfr at 0xFD PCA0CPL4 ; /* PCA CAPTURE 4 LOW */ +sfr at 0xFE PCA0CPH4 ; /* PCA CAPTURE 4 HIGH */ +sfr at 0xFF VDM0CN ; /* VDD MONITOR CONTROL */ + + +/* BIT Registers */ + +/* P0 0x80 */ +sbit at 0x80 P0_0 ; +sbit at 0x81 P0_1 ; +sbit at 0x82 P0_2 ; +sbit at 0x83 P0_3 ; +sbit at 0x84 P0_4 ; +sbit at 0x85 P0_5 ; +sbit at 0x86 P0_6 ; +sbit at 0x87 P0_7 ; + +/* TCON 0x88 */ +sbit at 0x88 IT0 ; /* TCON.0 - EXT. INTERRUPT 0 TYPE */ +sbit at 0x89 IE0 ; /* TCON.1 - EXT. INTERRUPT 0 EDGE FLAG */ +sbit at 0x8A IT1 ; /* TCON.2 - EXT. INTERRUPT 1 TYPE */ +sbit at 0x8B IE1 ; /* TCON.3 - EXT. INTERRUPT 1 EDGE FLAG */ +sbit at 0x8C TR0 ; /* TCON.4 - TIMER 0 ON/OFF CONTROL */ +sbit at 0x8D TF0 ; /* TCON.5 - TIMER 0 OVERFLOW FLAG */ +sbit at 0x8E TR1 ; /* TCON.6 - TIMER 1 ON/OFF CONTROL */ +sbit at 0x8F TF1 ; /* TCON.7 - TIMER 1 OVERFLOW FLAG */ + +/* P1 0x90 */ +sbit at 0x90 P1_0 ; +sbit at 0x91 P1_1 ; +sbit at 0x92 P1_2 ; +sbit at 0x93 P1_3 ; +sbit at 0x94 P1_4 ; +sbit at 0x95 P1_5 ; +sbit at 0x96 P1_6 ; +sbit at 0x97 P1_7 ; + +/* SCON 0x98 */ +sbit at 0x98 RI ; /* SCON.0 - RECEIVE INTERRUPT FLAG */ +sbit at 0x98 RI0 ; /* SCON.0 - RECEIVE INTERRUPT FLAG */ +sbit at 0x99 TI ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */ +sbit at 0x99 TI0 ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */ +sbit at 0x9A RB8 ; /* SCON.2 - RECEIVE BIT 8 */ +sbit at 0x9A RB80 ; /* SCON.2 - RECEIVE BIT 8 */ +sbit at 0x9B TB8 ; /* SCON.3 - TRANSMIT BIT 8 */ +sbit at 0x9B TB80 ; /* SCON.3 - TRANSMIT BIT 8 */ +sbit at 0x9C REN ; /* SCON.4 - RECEIVE ENABLE */ +sbit at 0x9C REN0 ; /* SCON.4 - RECEIVE ENABLE */ +sbit at 0x9D SM2 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */ +sbit at 0x9D MCE0 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */ +sbit at 0x9F SM0 ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */ +sbit at 0x9F S0MODE ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */ + +/* P2 0xA0 */ +sbit at 0xA0 P2_0 ; +sbit at 0xA1 P2_1 ; +sbit at 0xA2 P2_2 ; +sbit at 0xA3 P2_3 ; +sbit at 0xA4 P2_4 ; +sbit at 0xA5 P2_5 ; +sbit at 0xA6 P2_6 ; +sbit at 0xA7 P2_7 ; + +/* IE 0xA8 */ +sbit at 0xA8 EX0 ; /* IE.0 - EXTERNAL INTERRUPT 0 ENABLE */ +sbit at 0xA9 ET0 ; /* IE.1 - TIMER 0 INTERRUPT ENABLE */ +sbit at 0xAA EX1 ; /* IE.2 - EXTERNAL INTERRUPT 1 ENABLE */ +sbit at 0xAB ET1 ; /* IE.3 - TIMER 1 INTERRUPT ENABLE */ +sbit at 0xAC ES ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */ +sbit at 0xAC ES0 ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */ +sbit at 0xAD ET2 ; /* IE.5 - TIMER 2 INTERRUPT ENABLE */ +sbit at 0xAE ESPI0 ; /* IE.6 - SPI0 INTERRUPT ENABLE */ +sbit at 0xAF EA ; /* IE.7 - GLOBAL INTERRUPT ENABLE */ + +/* P3 0xB0 */ +sbit at 0xB0 P3_0 ; +sbit at 0xB1 P3_1 ; +sbit at 0xB2 P3_2 ; +sbit at 0xB3 P3_3 ; +sbit at 0xB4 P3_4 ; +sbit at 0xB5 P3_5 ; +sbit at 0xB6 P3_6 ; +sbit at 0xB7 P3_7 ; + +/* IP 0xB8 */ +sbit at 0xB8 PX0 ; /* IP.0 - EXTERNAL INTERRUPT 0 PRIORITY */ +sbit at 0xB9 PT0 ; /* IP.1 - TIMER 0 PRIORITY */ +sbit at 0xBA PX1 ; /* IP.2 - EXTERNAL INTERRUPT 1 PRIORITY */ +sbit at 0xBB PT1 ; /* IP.3 - TIMER 1 PRIORITY */ +sbit at 0xBC PS ; /* IP.4 - SERIAL PORT PRIORITY */ +sbit at 0xBC PS0 ; /* IP.4 - SERIAL PORT PRIORITY */ +sbit at 0xBD PT2 ; /* IP.5 - TIMER 2 PRIORITY */ +sbit at 0xBE PSPI0 ; /* IP.6 - SPI0 PRIORITY */ + +/* SMB0CN 0xC0 */ +sbit at 0xC0 SI ; /* SMB0CN.0 - SMBUS 0 INTERRUPT PENDING FLAG */ +sbit at 0xC1 ACK ; /* SMB0CN.1 - SMBUS 0 ACKNOWLEDGE FLAG */ +sbit at 0xC2 ARBLOST ; /* SMB0CN.2 - SMBUS 0 ARBITRATION LOST INDICATOR */ +sbit at 0xC3 ACKRQ ; /* SMB0CN.3 - SMBUS 0 ACKNOWLEDGE REQUEST */ +sbit at 0xC4 STO ; /* SMB0CN.4 - SMBUS 0 STOP FLAG */ +sbit at 0xC5 STA ; /* SMB0CN.5 - SMBUS 0 START FLAG */ +sbit at 0xC6 TXMODE ; /* SMB0CN.6 - SMBUS 0 TRANSMIT MODE INDICATOR */ +sbit at 0xC7 MASTER ; /* SMB0CN.7 - SMBUS 0 MASTER/SLAVE INDICATOR */ + +/* TMR2CN 0xC8 */ +sbit at 0xC8 T2XCLK ; /* TMR2CN.0 - TIMER 2 EXTERNAL CLOCK SELECT */ +sbit at 0xCA TR2 ; /* TMR2CN.2 - TIMER 2 ON/OFF CONTROL */ +sbit at 0xCB T2SPLIT ; /* TMR2CN.3 - TIMER 2 SPLIT MODE ENABLE */ +sbit at 0xCC T2SOF ; /* TMR2CN.4 - TIMER 2 START_OF_FRAME CAPTURE ENA */ +sbit at 0xCD TF2LEN ; /* TMR2CN.5 - TIMER 2 LOW BYTE INTERRUPT ENABLE */ +sbit at 0xCE TF2L ; /* TMR2CN.6 - TIMER 2 LOW BYTE OVERFLOW FLAG */ +sbit at 0xCF TF2 ; /* TMR2CN.7 - TIMER 2 OVERFLOW FLAG */ +sbit at 0xCF TF2H ; /* TMR2CN.7 - TIMER 2 HIGH BYTE OVERFLOW FLAG */ + +/* PSW 0xD0 */ +sbit at 0xD0 PARITY ; /* PSW.0 - ACCUMULATOR PARITY FLAG */ +sbit at 0xD1 F1 ; /* PSW.1 - FLAG 1 */ +sbit at 0xD2 OV ; /* PSW.2 - OVERFLOW FLAG */ +sbit at 0xD3 RS0 ; /* PSW.3 - REGISTER BANK SELECT 0 */ +sbit at 0xD4 RS1 ; /* PSW.4 - REGISTER BANK SELECT 1 */ +sbit at 0xD5 F0 ; /* PSW.5 - FLAG 0 */ +sbit at 0xD6 AC ; /* PSW.6 - AUXILIARY CARRY FLAG */ +sbit at 0xD7 CY ; /* PSW.7 - CARRY FLAG */ + +/* PCA0CN 0xD8 */ +sbit at 0xD8 CCF0 ; /* PCA0CN.0 - PCA MODULE 0 CAPTURE/COMPARE FLAG */ +sbit at 0xD9 CCF1 ; /* PCA0CN.1 - PCA MODULE 1 CAPTURE/COMPARE FLAG */ +sbit at 0xDA CCF2 ; /* PCA0CN.2 - PCA MODULE 2 CAPTURE/COMPARE FLAG */ +sbit at 0xDB CCF3 ; /* PCA0CN.3 - PCA MODULE 3 CAPTURE/COMPARE FLAG */ +sbit at 0xDC CCF4 ; /* PCA0CN.4 - PCA MODULE 4 CAPTURE/COMPARE FLAG */ +sbit at 0xDE CR ; /* PCA0CN.6 - PCA COUNTER/TIMER RUN CONTROL */ +sbit at 0xDF CF ; /* PCA0CN.7 - PCA COUNTER/TIMER OVERFLOW FLAG */ + +/* ADC0CN 0xE8 */ +sbit at 0xE8 AD0CM0 ; /* ADC0CN.0 - ADC 0 START OF CONV. MODE BIT 0 */ +sbit at 0xE9 AD0CM1 ; /* ADC0CN.1 - ADC 0 START OF CONV. MODE BIT 1 */ +sbit at 0xEA AD0CM2 ; /* ADC0CN.2 - ADC 0 START OF CONV. MODE BIT 2 */ +sbit at 0xEB AD0WINT ; /* ADC0CN.3 - ADC 0 WINDOW COMPARE INT. FLAG */ +sbit at 0xEC AD0BUSY ; /* ADC0CN.4 - ADC 0 BUSY FLAG */ +sbit at 0xED AD0INT ; /* ADC0CN.5 - ADC 0 CONV. COMPLETE INT. FLAG */ +sbit at 0xEE AD0TM ; /* ADC0CN.6 - ADC 0 TRACK MODE */ +sbit at 0xEF AD0EN ; /* ADC0CN.7 - ADC 0 ENABLE */ + +/* SPI0CN 0xF8 */ +sbit at 0xF8 SPIEN ; /* SPI0CN.0 - SPI0 ENABLE */ +sbit at 0xF9 TXBMT ; /* SPI0CN.1 - TRANSMIT BUFFER EMPTY */ +sbit at 0xFA NSSMD0 ; /* SPI0CN.2 - SLAVE SELECT MODE BIT 0 */ +sbit at 0xFB NSSMD1 ; /* SPI0CN.3 - SLAVE SELECT MODE BIT 1 */ +sbit at 0xFC RXOVRN ; /* SPI0CN.4 - RECEIVE OVERRUN FLAG */ +sbit at 0xFD MODF ; /* SPI0CN.5 - MODE FAULT FLAG */ +sbit at 0xFE WCOL ; /* SPI0CN.6 - WRITE COLLISION FLAG */ +sbit at 0xFF SPIF ; /* SPI0CN.7 - SPI0 INTERRUPT FLAG */ + + +/* Predefined SFR Bit Masks */ + +#define IDLE 0x01 /* PCON */ +#define STOP 0x02 /* PCON */ +#define T1M 0x08 /* CKCON */ +#define PSWE 0x01 /* PSCTL */ +#define PSEE 0x02 /* PSCTL */ +#define ECP0 0x20 /* EIE1 */ +#define ECP1 0x40 /* EIE1 */ +#define PORSF 0x02 /* RSTSRC */ +#define SWRSF 0x10 /* RSTSRC */ +#define ECCF 0x01 /* PCA0CPMn */ +#define PWM 0x02 /* PCA0CPMn */ +#define TOG 0x04 /* PCA0CPMn */ +#define MAT 0x08 /* PCA0CPMn */ +#define CAPN 0x10 /* PCA0CPMn */ +#define CAPP 0x20 /* PCA0CPMn */ +#define ECOM 0x40 /* PCA0CPMn */ +#define PWM16 0x80 /* PCA0CPMn */ +#define CP0E 0x10 /* XBR0 */ +#define CP0OEN 0x10 /* XBR0 */ +#define CP0AE 0x20 /* XBR0 */ +#define CP0AOEN 0x20 /* XBR0 */ +#define CP1E 0x40 /* XBR0 */ +#define CP1AE 0x80 /* XBR0 */ + +#endif