]> git.gag.com Git - fw/openocd/commitdiff
target/openrisc/x86_32_common: Use 'bool' data type
authorMarc Schink <openocd-dev@marcschink.de>
Tue, 26 Feb 2019 13:11:46 +0000 (14:11 +0100)
committerTomas Vanek <vanekt@fbl.cz>
Wed, 6 Mar 2019 16:21:06 +0000 (16:21 +0000)
Change-Id: I395a36ddd7ac7e85bc54f6bb073a93b0c6f24db0
Signed-off-by: Marc Schink <openocd-dev@marcschink.de>
Reviewed-on: http://openocd.zylin.com/4972
Tested-by: jenkins
Reviewed-by: Antonio Borneo <borneo.antonio@gmail.com>
src/target/x86_32_common.c

index ef4f806801c94350abe131074a3940d38e785fab..011e7d84377deff161f8371618b029b36c4131a4 100644 (file)
@@ -939,14 +939,14 @@ static int set_debug_regs(struct target *t, uint32_t address,
         * when we exit PM
        */
        buf_set_u32(x86_32->cache->reg_list[bp_num+DR0].value, 0, 32, address);
-       x86_32->cache->reg_list[bp_num+DR0].dirty = 1;
-       x86_32->cache->reg_list[bp_num+DR0].valid = 1;
+       x86_32->cache->reg_list[bp_num+DR0].dirty = true;
+       x86_32->cache->reg_list[bp_num+DR0].valid = true;
        buf_set_u32(x86_32->cache->reg_list[DR6].value, 0, 32, PM_DR6);
-       x86_32->cache->reg_list[DR6].dirty = 1;
-       x86_32->cache->reg_list[DR6].valid = 1;
+       x86_32->cache->reg_list[DR6].dirty = true;
+       x86_32->cache->reg_list[DR6].valid = true;
        buf_set_u32(x86_32->cache->reg_list[DR7].value, 0, 32, dr7);
-       x86_32->cache->reg_list[DR7].dirty = 1;
-       x86_32->cache->reg_list[DR7].valid = 1;
+       x86_32->cache->reg_list[DR7].dirty = true;
+       x86_32->cache->reg_list[DR7].valid = true;
        return ERROR_OK;
 }
 
@@ -970,14 +970,14 @@ static int unset_debug_regs(struct target *t, uint8_t bp_num)
         * when we exit PM
        */
        buf_set_u32(x86_32->cache->reg_list[bp_num+DR0].value, 0, 32, 0);
-       x86_32->cache->reg_list[bp_num+DR0].dirty = 1;
-       x86_32->cache->reg_list[bp_num+DR0].valid = 1;
+       x86_32->cache->reg_list[bp_num+DR0].dirty = true;
+       x86_32->cache->reg_list[bp_num+DR0].valid = true;
        buf_set_u32(x86_32->cache->reg_list[DR6].value, 0, 32, PM_DR6);
-       x86_32->cache->reg_list[DR6].dirty = 1;
-       x86_32->cache->reg_list[DR6].valid = 1;
+       x86_32->cache->reg_list[DR6].dirty = true;
+       x86_32->cache->reg_list[DR6].valid = true;
        buf_set_u32(x86_32->cache->reg_list[DR7].value, 0, 32, dr7);
-       x86_32->cache->reg_list[DR7].dirty = 1;
-       x86_32->cache->reg_list[DR7].valid = 1;
+       x86_32->cache->reg_list[DR7].dirty = true;
+       x86_32->cache->reg_list[DR7].valid = true;
        return ERROR_OK;
 }