--- /dev/null
+/*---------------------------------------------------------------------------
+ Register Declarations for the Cygnal/SiLabs C8051F000-F017 Processor Range
+
+ Copyright (C) 2003 - Maarten Brock, sourceforge.brock@dse.nl
+
+ This library is free software; you can redistribute it and/or
+ modify it under the terms of the GNU Lesser General Public
+ License as published by the Free Software Foundation; either
+ version 2.1 of the License, or (at your option) any later version.
+
+ This library is distributed in the hope that it will be useful,
+ but WITHOUT ANY WARRANTY; without even the implied warranty of
+ MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
+ Lesser General Public License for more details.
+
+ You should have received a copy of the GNU Lesser General Public
+ License along with this library; if not, write to the Free Software
+ Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
+---------------------------------------------------------------------------*/
+
+#ifndef C8051F000_H
+#define C8051F000_H
+
+
+/* BYTE Registers */
+__sfr __at (0x80) P0 ; /* PORT 0 */
+__sfr __at (0x81) SP ; /* STACK POINTER */
+__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
+__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
+__sfr __at (0x87) PCON ; /* POWER CONTROL */
+__sfr __at (0x88) TCON ; /* TIMER CONTROL */
+__sfr __at (0x89) TMOD ; /* TIMER MODE */
+__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
+__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
+__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
+__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
+__sfr __at (0x8E) CKCON ; /* CLOCK CONTROL */
+__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W CONTROL */
+__sfr __at (0x90) P1 ; /* PORT 1 */
+__sfr __at (0x91) TMR3CN ; /* TIMER 3 CONTROL */
+__sfr __at (0x92) TMR3RLL ; /* TIMER 3 RELOAD REGISTER - LOW BYTE */
+__sfr __at (0x93) TMR3RLH ; /* TIMER 3 RELOAD REGISTER - HIGH BYTE */
+__sfr __at (0x94) TMR3L ; /* TIMER 3 - LOW BYTE */
+__sfr __at (0x95) TMR3H ; /* TIMER 3 - HIGH BYTE */
+__sfr __at (0x98) SCON ; /* SERIAL PORT CONTROL */
+__sfr __at (0x99) SBUF ; /* SERIAL PORT BUFFER */
+__sfr __at (0x9A) SPI0CFG ; /* SERIAL PERIPHERAL INTERFACE 0 CONFIGURATION */
+__sfr __at (0x9B) SPI0DAT ; /* SERIAL PERIPHERAL INTERFACE 0 DATA */
+__sfr __at (0x9D) SPI0CKR ; /* SERIAL PERIPHERAL INTERFACE 0 CLOCK RATE CONTROL */
+__sfr __at (0x9E) CPT0CN ; /* COMPARATOR 0 CONTROL */
+__sfr __at (0x9F) CPT1CN ; /* COMPARATOR 1 CONTROL */
+__sfr __at (0xA0) P2 ; /* PORT 2 */
+__sfr __at (0xA4) PRT0CF ; /* PORT 0 CONFIGURATION */
+__sfr __at (0xA5) PRT1CF ; /* PORT 1 CONFIGURATION */
+__sfr __at (0xA6) PRT2CF ; /* PORT 2 CONFIGURATION */
+__sfr __at (0xA7) PRT3CF ; /* PORT 3 CONFIGURATION */
+__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
+__sfr __at (0xAD) PRT1IF ; /* PORT 1 EXTERNAL INTERRUPT FLAGS */
+__sfr __at (0xAF) EMI0CN ; /* EXTERNAL MEMORY INTERFACE CONTROL */
+__sfr __at (0xAF) _XPAGE ; /* XDATA/PDATA PAGE */
+__sfr __at (0xB0) P3 ; /* PORT 3 */
+__sfr __at (0xB1) OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
+__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
+__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
+__sfr __at (0xB7) FLACL ; /* FLASH ACESS LIMIT */
+__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
+__sfr __at (0xBA) AMX0CF ; /* ADC 0 MUX CONFIGURATION */
+__sfr __at (0xBB) AMX0SL ; /* ADC 0 MUX CHANNEL SELECTION */
+__sfr __at (0xBC) ADC0CF ; /* ADC 0 CONFIGURATION */
+__sfr __at (0xBE) ADC0L ; /* ADC 0 DATA - LOW BYTE */
+__sfr __at (0xBF) ADC0H ; /* ADC 0 DATA - HIGH BYTE */
+__sfr __at (0xC0) SMB0CN ; /* SMBUS 0 CONTROL */
+__sfr __at (0xC1) SMB0STA ; /* SMBUS 0 STATUS */
+__sfr __at (0xC2) SMB0DAT ; /* SMBUS 0 DATA */
+__sfr __at (0xC3) SMB0ADR ; /* SMBUS 0 SLAVE ADDRESS */
+__sfr __at (0xC4) ADC0GTL ; /* ADC 0 GREATER-THAN REGISTER - LOW BYTE */
+__sfr __at (0xC5) ADC0GTH ; /* ADC 0 GREATER-THAN REGISTER - HIGH BYTE */
+__sfr __at (0xC6) ADC0LTL ; /* ADC 0 LESS-THAN REGISTER - LOW BYTE */
+__sfr __at (0xC7) ADC0LTH ; /* ADC 0 LESS-THAN REGISTER - HIGH BYTE */
+__sfr __at (0xC8) T2CON ; /* TIMER 2 CONTROL */
+__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
+__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
+__sfr __at (0xCF) SMB0CR ; /* SMBUS 0 CLOCK RATE */
+__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
+__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
+__sfr __at (0xD2) DAC0L ; /* DAC 0 REGISTER - LOW BYTE */
+__sfr __at (0xD3) DAC0H ; /* DAC 0 REGISTER - HIGH BYTE */
+__sfr __at (0xD4) DAC0CN ; /* DAC 0 CONTROL */
+__sfr __at (0xD5) DAC1L ; /* DAC 1 REGISTER - LOW BYTE */
+__sfr __at (0xD6) DAC1H ; /* DAC 1 REGISTER - HIGH BYTE */
+__sfr __at (0xD7) DAC1CN ; /* DAC 1 CONTROL */
+__sfr __at (0xD8) PCA0CN ; /* PCA 0 COUNTER CONTROL */
+__sfr __at (0xD9) PCA0MD ; /* PCA 0 COUNTER MODE */
+__sfr __at (0xDA) PCA0CPM0 ; /* CONTROL REGISTER FOR PCA 0 MODULE 0 */
+__sfr __at (0xDB) PCA0CPM1 ; /* CONTROL REGISTER FOR PCA 0 MODULE 1 */
+__sfr __at (0xDC) PCA0CPM2 ; /* CONTROL REGISTER FOR PCA 0 MODULE 2 */
+__sfr __at (0xDD) PCA0CPM3 ; /* CONTROL REGISTER FOR PCA 0 MODULE 3 */
+__sfr __at (0xDE) PCA0CPM4 ; /* CONTROL REGISTER FOR PCA 0 MODULE 4 */
+__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
+__sfr __at (0xE1) XBR0 ; /* DIGITAL CROSSBAR CONFIGURATION REGISTER 0 */
+__sfr __at (0xE2) XBR1 ; /* DIGITAL CROSSBAR CONFIGURATION REGISTER 1 */
+__sfr __at (0xE3) XBR2 ; /* DIGITAL CROSSBAR CONFIGURATION REGISTER 2 */
+__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
+__sfr __at (0xE7) EIE2 ; /* EXTERNAL INTERRUPT ENABLE 2 */
+__sfr __at (0xE8) ADC0CN ; /* ADC 0 CONTROL */
+__sfr __at (0xE9) PCA0L ; /* PCA 0 TIMER - LOW BYTE */
+__sfr __at (0xEA) PCA0CPL0 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 0 - LOW BYTE */
+__sfr __at (0xEB) PCA0CPL1 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 1 - LOW BYTE */
+__sfr __at (0xEC) PCA0CPL2 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 2 - LOW BYTE */
+__sfr __at (0xED) PCA0CPL3 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 3 - LOW BYTE */
+__sfr __at (0xEE) PCA0CPL4 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 4 - LOW BYTE */
+__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
+__sfr __at (0xF0) B ; /* B REGISTER */
+__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
+__sfr __at (0xF7) EIP2 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 2 */
+__sfr __at (0xF8) SPI0CN ; /* SERIAL PERIPHERAL INTERFACE 0 CONTROL */
+__sfr __at (0xF9) PCA0H ; /* PCA 0 TIMER - HIGH BYTE */
+__sfr __at (0xFA) PCA0CPH0 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 0 - HIGH BYTE */
+__sfr __at (0xFB) PCA0CPH1 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 1 - HIGH BYTE */
+__sfr __at (0xFC) PCA0CPH2 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 2 - HIGH BYTE */
+__sfr __at (0xFD) PCA0CPH3 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 3 - HIGH BYTE */
+__sfr __at (0xFE) PCA0CPH4 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 4 - HIGH BYTE */
+__sfr __at (0xFF) WDTCN ; /* WATCHDOG TIMER CONTROL */
+
+
+/* WORD/DWORD Registers */
+
+__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
+__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
+__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
+__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
+__sfr16 __at (0x9594) TMR3 ; /* TIMER 3 COUNTER */
+__sfr16 __at (0x9392) TMR3RL ; /* TIMER 3 CAPTURE REGISTER WORD */
+__sfr16 __at (0xBFBE) ADC0 ; /* ADC 0 DATA WORD */
+__sfr16 __at (0xC5C4) ADC0GT ; /* ADC 0 GREATER-THAN REGISTER WORD */
+__sfr16 __at (0xC7C6) ADC0LT ; /* ADC 0 LESS-THAN REGISTER WORD */
+__sfr16 __at (0xD3D2) DAC0 ; /* DAC 0 REGISTER WORD */
+__sfr16 __at (0xD6D5) DAC1 ; /* DAC 1 REGISTER WORD */
+__sfr16 __at (0xF9E9) PCA0 ; /* PCA COUNTER */
+__sfr16 __at (0xFAEA) PCA0CP0 ; /* PCA CAPTURE 0 WORD */
+__sfr16 __at (0xFBEB) PCA0CP1 ; /* PCA CAPTURE 1 WORD */
+__sfr16 __at (0xFCEC) PCA0CP2 ; /* PCA CAPTURE 2 WORD */
+__sfr16 __at (0xFDED) PCA0CP3 ; /* PCA CAPTURE 3 WORD */
+__sfr16 __at (0xFEEE) PCA0CP4 ; /* PCA CAPTURE 4 WORD */
+
+
+/* BIT Registers */
+
+/* P0 0x80 */
+__sbit __at (0x87) P0_7 ;
+__sbit __at (0x86) P0_6 ;
+__sbit __at (0x85) P0_5 ;
+__sbit __at (0x84) P0_4 ;
+__sbit __at (0x83) P0_3 ;
+__sbit __at (0x82) P0_2 ;
+__sbit __at (0x81) P0_1 ;
+__sbit __at (0x80) P0_0 ;
+
+/* TCON 0x88 */
+__sbit __at (0x8F) TF1 ; /* TIMER 1 OVERFLOW FLAG */
+__sbit __at (0x8E) TR1 ; /* TIMER 1 ON/OFF CONTROL */
+__sbit __at (0x8D) TF0 ; /* TIMER 0 OVERFLOW FLAG */
+__sbit __at (0x8C) TR0 ; /* TIMER 0 ON/OFF CONTROL */
+__sbit __at (0x8B) IE1 ; /* EXT. INTERRUPT 1 EDGE FLAG */
+__sbit __at (0x8A) IT1 ; /* EXT. INTERRUPT 1 TYPE */
+__sbit __at (0x89) IE0 ; /* EXT. INTERRUPT 0 EDGE FLAG */
+__sbit __at (0x88) IT0 ; /* EXT. INTERRUPT 0 TYPE */
+
+/* P1 0x90 */
+__sbit __at (0x97) P1_7 ;
+__sbit __at (0x96) P1_6 ;
+__sbit __at (0x95) P1_5 ;
+__sbit __at (0x94) P1_4 ;
+__sbit __at (0x93) P1_3 ;
+__sbit __at (0x92) P1_2 ;
+__sbit __at (0x91) P1_1 ;
+__sbit __at (0x90) P1_0 ;
+
+/* SCON 0x98 */
+__sbit __at (0x9F) SM0 ; /* SERIAL MODE CONTROL BIT 0 */
+__sbit __at (0x9E) SM1 ; /* SERIAL MODE CONTROL BIT 1 */
+__sbit __at (0x9D) SM2 ; /* MULTIPROCESSOR COMMUNICATION ENABLE */
+__sbit __at (0x9C) REN ; /* RECEIVE ENABLE */
+__sbit __at (0x9B) TB8 ; /* TRANSMIT BIT 8 */
+__sbit __at (0x9A) RB8 ; /* RECEIVE BIT 8 */
+__sbit __at (0x99) TI ; /* TRANSMIT INTERRUPT FLAG */
+__sbit __at (0x98) RI ; /* RECEIVE INTERRUPT FLAG */
+
+/* P2 0xA0 */
+__sbit __at (0xA7) P2_7 ;
+__sbit __at (0xA6) P2_6 ;
+__sbit __at (0xA5) P2_5 ;
+__sbit __at (0xA4) P2_4 ;
+__sbit __at (0xA3) P2_3 ;
+__sbit __at (0xA2) P2_2 ;
+__sbit __at (0xA1) P2_1 ;
+__sbit __at (0xA0) P2_0 ;
+
+/* IE 0xA8 */
+__sbit __at (0xAF) EA ; /* GLOBAL INTERRUPT ENABLE */
+__sbit __at (0xAD) ET2 ; /* TIMER 2 INTERRUPT ENABLE */
+__sbit __at (0xAC) ES ; /* SERIAL PORT INTERRUPT ENABLE */
+__sbit __at (0xAB) ET1 ; /* TIMER 1 INTERRUPT ENABLE */
+__sbit __at (0xAA) EX1 ; /* EXTERNAL INTERRUPT 1 ENABLE */
+__sbit __at (0xA9) ET0 ; /* TIMER 0 INTERRUPT ENABLE */
+__sbit __at (0xA8) EX0 ; /* EXTERNAL INTERRUPT 0 ENABLE */
+
+/* P3 0xB0 */
+__sbit __at (0xB7) P3_7 ;
+__sbit __at (0xB6) P3_6 ;
+__sbit __at (0xB5) P3_5 ;
+__sbit __at (0xB4) P3_4 ;
+__sbit __at (0xB3) P3_3 ;
+__sbit __at (0xB2) P3_2 ;
+__sbit __at (0xB1) P3_1 ;
+__sbit __at (0xB0) P3_0 ;
+
+/* IP 0xB8 */
+__sbit __at (0xBD) PT2 ; /* TIMER 2 PRIORITY */
+__sbit __at (0xBC) PS ; /* SERIAL PORT PRIORITY */
+__sbit __at (0xBB) PT1 ; /* TIMER 1 PRIORITY */
+__sbit __at (0xBA) PX1 ; /* EXTERNAL INTERRUPT 1 PRIORITY */
+__sbit __at (0xB9) PT0 ; /* TIMER 0 PRIORITY */
+__sbit __at (0xB8) PX0 ; /* EXTERNAL INTERRUPT 0 PRIORITY */
+
+/* SMB0CN 0xC0 */
+__sbit __at (0xC7) BUSY ; /* SMBUS 0 BUSY */
+__sbit __at (0xC6) ENSMB ; /* SMBUS 0 ENABLE */
+__sbit __at (0xC5) STA ; /* SMBUS 0 START FLAG */
+__sbit __at (0xC4) STO ; /* SMBUS 0 STOP FLAG */
+__sbit __at (0xC3) SI ; /* SMBUS 0 INTERRUPT PENDING FLAG */
+__sbit __at (0xC2) AA ; /* SMBUS 0 ASSERT/ACKNOWLEDGE FLAG */
+__sbit __at (0xC1) SMBFTE ; /* SMBUS 0 FREE TIMER ENABLE */
+__sbit __at (0xC0) SMBTOE ; /* SMBUS 0 TIMEOUT ENABLE */
+
+/* T2CON 0xC8 */
+__sbit __at (0xCF) TF2 ; /* TIMER 2 OVERFLOW FLAG */
+__sbit __at (0xCE) EXF2 ; /* EXTERNAL FLAG */
+__sbit __at (0xCD) RCLK ; /* RECEIVE CLOCK FLAG */
+__sbit __at (0xCC) TCLK ; /* TRANSMIT CLOCK FLAG */
+__sbit __at (0xCB) EXEN2 ; /* TIMER 2 EXTERNAL ENABLE FLAG */
+__sbit __at (0xCA) TR2 ; /* TIMER 2 ON/OFF CONTROL */
+__sbit __at (0xC9) CT2 ; /* TIMER OR COUNTER SELECT */
+__sbit __at (0xC8) CPRL2 ; /* CAPTURE OR RELOAD SELECT */
+
+/* PSW 0xD0 */
+__sbit __at (0xD7) CY ; /* CARRY FLAG */
+__sbit __at (0xD6) AC ; /* AUXILIARY CARRY FLAG */
+__sbit __at (0xD5) F0 ; /* USER FLAG 0 */
+__sbit __at (0xD4) RS1 ; /* REGISTER BANK SELECT 1 */
+__sbit __at (0xD3) RS0 ; /* REGISTER BANK SELECT 0 */
+__sbit __at (0xD2) OV ; /* OVERFLOW FLAG */
+__sbit __at (0xD1) F1 ; /* USER FLAG 1 */
+__sbit __at (0xD0) P ; /* ACCUMULATOR PARITY FLAG */
+
+/* PCA0CN 0xD8H */
+__sbit __at (0xDF) CF ; /* PCA 0 COUNTER OVERFLOW FLAG */
+__sbit __at (0xDE) CR ; /* PCA 0 COUNTER RUN CONTROL BIT */
+__sbit __at (0xDC) CCF4 ; /* PCA 0 MODULE 4 INTERRUPT FLAG */
+__sbit __at (0xDB) CCF3 ; /* PCA 0 MODULE 3 INTERRUPT FLAG */
+__sbit __at (0xDA) CCF2 ; /* PCA 0 MODULE 2 INTERRUPT FLAG */
+__sbit __at (0xD9) CCF1 ; /* PCA 0 MODULE 1 INTERRUPT FLAG */
+__sbit __at (0xD8) CCF0 ; /* PCA 0 MODULE 0 INTERRUPT FLAG */
+
+/* ADC0CN 0xE8H */
+__sbit __at (0xEF) AD0EN ; /* ADC 0 ENABLE */
+__sbit __at (0xEE) AD0TM ; /* ADC 0 TRACK MODE */
+__sbit __at (0xED) AD0INT ; /* ADC 0 CONVERISION COMPLETE INTERRUPT FLAG */
+__sbit __at (0xEC) AD0BUSY ; /* ADC 0 BUSY FLAG */
+__sbit __at (0xEB) ADSTM1 ; /* ADC 0 START OF CONVERSION MODE BIT 1 */
+__sbit __at (0xEA) ADSTM0 ; /* ADC 0 START OF CONVERSION MODE BIT 0 */
+__sbit __at (0xE9) AD0WINT ; /* ADC 0 WINDOW COMPARE INTERRUPT FLAG */
+__sbit __at (0xE8) ADLJST ; /* ADC 0 RIGHT JUSTIFY DATA BIT */
+
+/* SPI0CN 0xF8H */
+__sbit __at (0xFF) SPIF ; /* SPI 0 INTERRUPT FLAG */
+__sbit __at (0xFE) WCOL ; /* SPI 0 WRITE COLLISION FLAG */
+__sbit __at (0xFD) MODF ; /* SPI 0 MODE FAULT FLAG */
+__sbit __at (0xFC) RXOVRN ; /* SPI 0 RX OVERRUN FLAG */
+__sbit __at (0xFB) TXBSY ; /* SPI 0 TX BUSY FLAG */
+__sbit __at (0xFA) SLVSEL ; /* SPI 0 SLAVE SELECT */
+__sbit __at (0xF9) MSTEN ; /* SPI 0 MASTER ENABLE */
+__sbit __at (0xF8) SPIEN ; /* SPI 0 SPI ENABLE */
+
+
+/* Predefined SFR Bit Masks */
+
+#define PCON_IDLE 0x01 /* PCON */
+#define PCON_STOP 0x02 /* PCON */
+#define TF3 0x80 /* TMR3CN */
+#define CPFIF 0x10 /* CPTnCN */
+#define CPRIF 0x20 /* CPTnCN */
+#define CPOUT 0x40 /* CPTnCN */
+#define ECCF 0x01 /* PCA0CPMn */
+#define PWM 0x02 /* PCA0CPMn */
+#define TOG 0x04 /* PCA0CPMn */
+#define MAT 0x08 /* PCA0CPMn */
+#define CAPN 0x10 /* PCA0CPMn */
+#define CAPP 0x20 /* PCA0CPMn */
+#define ECOM 0x40 /* PCA0CPMn */
+
+#endif
--- /dev/null
+/*---------------------------------------------------------------------------
+ Register Declarations for the Cygnal/SiLabs C8051F018-F019 Processor Range
+
+ Copyright (C) 2004 - Maarten Brock, sourceforge.brock@dse.nl
+
+ This library is free software; you can redistribute it and/or
+ modify it under the terms of the GNU Lesser General Public
+ License as published by the Free Software Foundation; either
+ version 2.1 of the License, or (at your option) any later version.
+
+ This library is distributed in the hope that it will be useful,
+ but WITHOUT ANY WARRANTY; without even the implied warranty of
+ MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
+ Lesser General Public License for more details.
+
+ You should have received a copy of the GNU Lesser General Public
+ License along with this library; if not, write to the Free Software
+ Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
+---------------------------------------------------------------------------*/
+
+#ifndef C8051F018_H
+#define C8051F018_H
+
+
+/* BYTE Registers */
+__sfr __at (0x80) P0 ; /* PORT 0 */
+__sfr __at (0x81) SP ; /* STACK POINTER */
+__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
+__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
+__sfr __at (0x87) PCON ; /* POWER CONTROL */
+__sfr __at (0x88) TCON ; /* TIMER CONTROL */
+__sfr __at (0x89) TMOD ; /* TIMER MODE */
+__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
+__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
+__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
+__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
+__sfr __at (0x8E) CKCON ; /* CLOCK CONTROL */
+__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W CONTROL */
+__sfr __at (0x90) P1 ; /* PORT 1 */
+__sfr __at (0x91) TMR3CN ; /* TIMER 3 CONTROL */
+__sfr __at (0x92) TMR3RLL ; /* TIMER 3 RELOAD REGISTER - LOW BYTE */
+__sfr __at (0x93) TMR3RLH ; /* TIMER 3 RELOAD REGISTER - HIGH BYTE */
+__sfr __at (0x94) TMR3L ; /* TIMER 3 - LOW BYTE */
+__sfr __at (0x95) TMR3H ; /* TIMER 3 - HIGH BYTE */
+__sfr __at (0x98) SCON ; /* SERIAL PORT CONTROL */
+__sfr __at (0x99) SBUF ; /* SERIAL PORT BUFFER */
+__sfr __at (0x9A) SPI0CFG ; /* SERIAL PERIPHERAL INTERFACE 0 CONFIGURATION */
+__sfr __at (0x9B) SPI0DAT ; /* SERIAL PERIPHERAL INTERFACE 0 DATA */
+__sfr __at (0x9D) SPI0CKR ; /* SERIAL PERIPHERAL INTERFACE 0 CLOCK RATE CONTROL */
+__sfr __at (0x9E) CPT0CN ; /* COMPARATOR 0 CONTROL */
+__sfr __at (0x9F) CPT1CN ; /* COMPARATOR 1 CONTROL */
+__sfr __at (0xA0) P2 ; /* PORT 2 */
+__sfr __at (0xA4) PRT0CF ; /* PORT 0 CONFIGURATION */
+__sfr __at (0xA5) PRT1CF ; /* PORT 1 CONFIGURATION */
+__sfr __at (0xA6) PRT2CF ; /* PORT 2 CONFIGURATION */
+__sfr __at (0xA7) PRT3CF ; /* PORT 3 CONFIGURATION */
+__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
+__sfr __at (0xAD) PRT1IF ; /* PORT 1 EXTERNAL INTERRUPT FLAGS */
+__sfr __at (0xAF) EMI0CN ; /* EXTERNAL MEMORY INTERFACE CONTROL */
+__sfr __at (0xAF) _XPAGE ; /* XDATA/PDATA PAGE */
+__sfr __at (0xB0) P3 ; /* PORT 3 */
+__sfr __at (0xB1) OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
+__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
+__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
+__sfr __at (0xB7) FLACL ; /* FLASH ACESS LIMIT */
+__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
+__sfr __at (0xBA) AMX0CF ; /* ADC 0 MUX CONFIGURATION */
+__sfr __at (0xBB) AMX0SL ; /* ADC 0 MUX CHANNEL SELECTION */
+__sfr __at (0xBC) ADC0CF ; /* ADC 0 CONFIGURATION */
+__sfr __at (0xBE) ADC0L ; /* ADC 0 DATA - LOW BYTE */
+__sfr __at (0xBF) ADC0H ; /* ADC 0 DATA - HIGH BYTE */
+__sfr __at (0xC0) SMB0CN ; /* SMBUS 0 CONTROL */
+__sfr __at (0xC1) SMB0STA ; /* SMBUS 0 STATUS */
+__sfr __at (0xC2) SMB0DAT ; /* SMBUS 0 DATA */
+__sfr __at (0xC3) SMB0ADR ; /* SMBUS 0 SLAVE ADDRESS */
+__sfr __at (0xC4) ADC0GTL ; /* ADC 0 GREATER-THAN REGISTER - LOW BYTE */
+__sfr __at (0xC5) ADC0GTH ; /* ADC 0 GREATER-THAN REGISTER - HIGH BYTE */
+__sfr __at (0xC6) ADC0LTL ; /* ADC 0 LESS-THAN REGISTER - LOW BYTE */
+__sfr __at (0xC7) ADC0LTH ; /* ADC 0 LESS-THAN REGISTER - HIGH BYTE */
+__sfr __at (0xC8) T2CON ; /* TIMER 2 CONTROL */
+__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
+__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
+__sfr __at (0xCF) SMB0CR ; /* SMBUS 0 CLOCK RATE */
+__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
+__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
+__sfr __at (0xD8) PCA0CN ; /* PCA 0 COUNTER CONTROL */
+__sfr __at (0xD9) PCA0MD ; /* PCA 0 COUNTER MODE */
+__sfr __at (0xDA) PCA0CPM0 ; /* CONTROL REGISTER FOR PCA 0 MODULE 0 */
+__sfr __at (0xDB) PCA0CPM1 ; /* CONTROL REGISTER FOR PCA 0 MODULE 1 */
+__sfr __at (0xDC) PCA0CPM2 ; /* CONTROL REGISTER FOR PCA 0 MODULE 2 */
+__sfr __at (0xDD) PCA0CPM3 ; /* CONTROL REGISTER FOR PCA 0 MODULE 3 */
+__sfr __at (0xDE) PCA0CPM4 ; /* CONTROL REGISTER FOR PCA 0 MODULE 4 */
+__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
+__sfr __at (0xE1) XBR0 ; /* DIGITAL CROSSBAR CONFIGURATION REGISTER 0 */
+__sfr __at (0xE2) XBR1 ; /* DIGITAL CROSSBAR CONFIGURATION REGISTER 1 */
+__sfr __at (0xE3) XBR2 ; /* DIGITAL CROSSBAR CONFIGURATION REGISTER 2 */
+__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
+__sfr __at (0xE7) EIE2 ; /* EXTERNAL INTERRUPT ENABLE 2 */
+__sfr __at (0xE8) ADC0CN ; /* ADC 0 CONTROL */
+__sfr __at (0xE9) PCA0L ; /* PCA 0 TIMER - LOW BYTE */
+__sfr __at (0xEA) PCA0CPL0 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 0 - LOW BYTE */
+__sfr __at (0xEB) PCA0CPL1 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 1 - LOW BYTE */
+__sfr __at (0xEC) PCA0CPL2 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 2 - LOW BYTE */
+__sfr __at (0xED) PCA0CPL3 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 3 - LOW BYTE */
+__sfr __at (0xEE) PCA0CPL4 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 4 - LOW BYTE */
+__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
+__sfr __at (0xF0) B ; /* B REGISTER */
+__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
+__sfr __at (0xF7) EIP2 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 2 */
+__sfr __at (0xF8) SPI0CN ; /* SERIAL PERIPHERAL INTERFACE 0 CONTROL */
+__sfr __at (0xF9) PCA0H ; /* PCA 0 TIMER - HIGH BYTE */
+__sfr __at (0xFA) PCA0CPH0 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 0 - HIGH BYTE */
+__sfr __at (0xFB) PCA0CPH1 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 1 - HIGH BYTE */
+__sfr __at (0xFC) PCA0CPH2 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 2 - HIGH BYTE */
+__sfr __at (0xFD) PCA0CPH3 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 3 - HIGH BYTE */
+__sfr __at (0xFE) PCA0CPH4 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 4 - HIGH BYTE */
+__sfr __at (0xFF) WDTCN ; /* WATCHDOG TIMER CONTROL */
+
+
+/* WORD/DWORD Registers */
+
+__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
+__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
+__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
+__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
+__sfr16 __at (0x9594) TMR3 ; /* TIMER 3 COUNTER */
+__sfr16 __at (0x9392) TMR3RL ; /* TIMER 3 CAPTURE REGISTER WORD */
+__sfr16 __at (0xBFBE) ADC0 ; /* ADC 0 DATA WORD */
+__sfr16 __at (0xC5C4) ADC0GT ; /* ADC 0 GREATER-THAN REGISTER WORD */
+__sfr16 __at (0xC7C6) ADC0LT ; /* ADC 0 LESS-THAN REGISTER WORD */
+__sfr16 __at (0xF9E9) PCA0 ; /* PCA COUNTER */
+__sfr16 __at (0xFAEA) PCA0CP0 ; /* PCA CAPTURE 0 WORD */
+__sfr16 __at (0xFBEB) PCA0CP1 ; /* PCA CAPTURE 1 WORD */
+__sfr16 __at (0xFCEC) PCA0CP2 ; /* PCA CAPTURE 2 WORD */
+__sfr16 __at (0xFDED) PCA0CP3 ; /* PCA CAPTURE 3 WORD */
+__sfr16 __at (0xFEEE) PCA0CP4 ; /* PCA CAPTURE 4 WORD */
+
+
+/* BIT Registers */
+
+/* P0 0x80 */
+__sbit __at (0x87) P0_7 ;
+__sbit __at (0x86) P0_6 ;
+__sbit __at (0x85) P0_5 ;
+__sbit __at (0x84) P0_4 ;
+__sbit __at (0x83) P0_3 ;
+__sbit __at (0x82) P0_2 ;
+__sbit __at (0x81) P0_1 ;
+__sbit __at (0x80) P0_0 ;
+
+/* TCON 0x88 */
+__sbit __at (0x8F) TF1 ; /* TIMER 1 OVERFLOW FLAG */
+__sbit __at (0x8E) TR1 ; /* TIMER 1 ON/OFF CONTROL */
+__sbit __at (0x8D) TF0 ; /* TIMER 0 OVERFLOW FLAG */
+__sbit __at (0x8C) TR0 ; /* TIMER 0 ON/OFF CONTROL */
+__sbit __at (0x8B) IE1 ; /* EXT. INTERRUPT 1 EDGE FLAG */
+__sbit __at (0x8A) IT1 ; /* EXT. INTERRUPT 1 TYPE */
+__sbit __at (0x89) IE0 ; /* EXT. INTERRUPT 0 EDGE FLAG */
+__sbit __at (0x88) IT0 ; /* EXT. INTERRUPT 0 TYPE */
+
+/* P1 0x90 */
+__sbit __at (0x97) P1_7 ;
+__sbit __at (0x96) P1_6 ;
+__sbit __at (0x95) P1_5 ;
+__sbit __at (0x94) P1_4 ;
+__sbit __at (0x93) P1_3 ;
+__sbit __at (0x92) P1_2 ;
+__sbit __at (0x91) P1_1 ;
+__sbit __at (0x90) P1_0 ;
+
+/* SCON 0x98 */
+__sbit __at (0x9F) SM0 ; /* SERIAL MODE CONTROL BIT 0 */
+__sbit __at (0x9E) SM1 ; /* SERIAL MODE CONTROL BIT 1 */
+__sbit __at (0x9D) SM2 ; /* MULTIPROCESSOR COMMUNICATION ENABLE */
+__sbit __at (0x9C) REN ; /* RECEIVE ENABLE */
+__sbit __at (0x9B) TB8 ; /* TRANSMIT BIT 8 */
+__sbit __at (0x9A) RB8 ; /* RECEIVE BIT 8 */
+__sbit __at (0x99) TI ; /* TRANSMIT INTERRUPT FLAG */
+__sbit __at (0x98) RI ; /* RECEIVE INTERRUPT FLAG */
+
+/* P2 0xA0 */
+__sbit __at (0xA7) P2_7 ;
+__sbit __at (0xA6) P2_6 ;
+__sbit __at (0xA5) P2_5 ;
+__sbit __at (0xA4) P2_4 ;
+__sbit __at (0xA3) P2_3 ;
+__sbit __at (0xA2) P2_2 ;
+__sbit __at (0xA1) P2_1 ;
+__sbit __at (0xA0) P2_0 ;
+
+/* IE 0xA8 */
+__sbit __at (0xAF) EA ; /* GLOBAL INTERRUPT ENABLE */
+__sbit __at (0xAD) ET2 ; /* TIMER 2 INTERRUPT ENABLE */
+__sbit __at (0xAC) ES ; /* SERIAL PORT INTERRUPT ENABLE */
+__sbit __at (0xAB) ET1 ; /* TIMER 1 INTERRUPT ENABLE */
+__sbit __at (0xAA) EX1 ; /* EXTERNAL INTERRUPT 1 ENABLE */
+__sbit __at (0xA9) ET0 ; /* TIMER 0 INTERRUPT ENABLE */
+__sbit __at (0xA8) EX0 ; /* EXTERNAL INTERRUPT 0 ENABLE */
+
+/* P3 0xB0 */
+__sbit __at (0xB7) P3_7 ;
+__sbit __at (0xB6) P3_6 ;
+__sbit __at (0xB5) P3_5 ;
+__sbit __at (0xB4) P3_4 ;
+__sbit __at (0xB3) P3_3 ;
+__sbit __at (0xB2) P3_2 ;
+__sbit __at (0xB1) P3_1 ;
+__sbit __at (0xB0) P3_0 ;
+
+/* IP 0xB8 */
+__sbit __at (0xBD) PT2 ; /* TIMER 2 PRIORITY */
+__sbit __at (0xBC) PS ; /* SERIAL PORT PRIORITY */
+__sbit __at (0xBB) PT1 ; /* TIMER 1 PRIORITY */
+__sbit __at (0xBA) PX1 ; /* EXTERNAL INTERRUPT 1 PRIORITY */
+__sbit __at (0xB9) PT0 ; /* TIMER 0 PRIORITY */
+__sbit __at (0xB8) PX0 ; /* EXTERNAL INTERRUPT 0 PRIORITY */
+
+/* SMB0CN 0xC0 */
+__sbit __at (0xC7) BUSY ; /* SMBUS 0 BUSY */
+__sbit __at (0xC6) ENSMB ; /* SMBUS 0 ENABLE */
+__sbit __at (0xC5) STA ; /* SMBUS 0 START FLAG */
+__sbit __at (0xC4) STO ; /* SMBUS 0 STOP FLAG */
+__sbit __at (0xC3) SI ; /* SMBUS 0 INTERRUPT PENDING FLAG */
+__sbit __at (0xC2) AA ; /* SMBUS 0 ASSERT/ACKNOWLEDGE FLAG */
+__sbit __at (0xC1) SMBFTE ; /* SMBUS 0 FREE TIMER ENABLE */
+__sbit __at (0xC0) SMBTOE ; /* SMBUS 0 TIMEOUT ENABLE */
+
+/* T2CON 0xC8 */
+__sbit __at (0xCF) TF2 ; /* TIMER 2 OVERFLOW FLAG */
+__sbit __at (0xCE) EXF2 ; /* EXTERNAL FLAG */
+__sbit __at (0xCD) RCLK ; /* RECEIVE CLOCK FLAG */
+__sbit __at (0xCC) TCLK ; /* TRANSMIT CLOCK FLAG */
+__sbit __at (0xCB) EXEN2 ; /* TIMER 2 EXTERNAL ENABLE FLAG */
+__sbit __at (0xCA) TR2 ; /* TIMER 2 ON/OFF CONTROL */
+__sbit __at (0xC9) CT2 ; /* TIMER OR COUNTER SELECT */
+__sbit __at (0xC8) CPRL2 ; /* CAPTURE OR RELOAD SELECT */
+
+/* PSW 0xD0 */
+__sbit __at (0xD7) CY ; /* CARRY FLAG */
+__sbit __at (0xD6) AC ; /* AUXILIARY CARRY FLAG */
+__sbit __at (0xD5) F0 ; /* USER FLAG 0 */
+__sbit __at (0xD4) RS1 ; /* REGISTER BANK SELECT 1 */
+__sbit __at (0xD3) RS0 ; /* REGISTER BANK SELECT 0 */
+__sbit __at (0xD2) OV ; /* OVERFLOW FLAG */
+__sbit __at (0xD1) F1 ; /* USER FLAG 1 */
+__sbit __at (0xD0) P ; /* ACCUMULATOR PARITY FLAG */
+
+/* PCA0CN 0xD8H */
+__sbit __at (0xDF) CF ; /* PCA 0 COUNTER OVERFLOW FLAG */
+__sbit __at (0xDE) CR ; /* PCA 0 COUNTER RUN CONTROL BIT */
+__sbit __at (0xDC) CCF4 ; /* PCA 0 MODULE 4 INTERRUPT FLAG */
+__sbit __at (0xDB) CCF3 ; /* PCA 0 MODULE 3 INTERRUPT FLAG */
+__sbit __at (0xDA) CCF2 ; /* PCA 0 MODULE 2 INTERRUPT FLAG */
+__sbit __at (0xD9) CCF1 ; /* PCA 0 MODULE 1 INTERRUPT FLAG */
+__sbit __at (0xD8) CCF0 ; /* PCA 0 MODULE 0 INTERRUPT FLAG */
+
+/* ADC0CN 0xE8H */
+__sbit __at (0xEF) AD0EN ; /* ADC 0 ENABLE */
+__sbit __at (0xEE) AD0TM ; /* ADC 0 TRACK MODE */
+__sbit __at (0xED) AD0INT ; /* ADC 0 CONVERISION COMPLETE INTERRUPT FLAG */
+__sbit __at (0xEC) AD0BUSY ; /* ADC 0 BUSY FLAG */
+__sbit __at (0xEB) ADSTM1 ; /* ADC 0 START OF CONVERSION MODE BIT 1 */
+__sbit __at (0xEA) ADSTM0 ; /* ADC 0 START OF CONVERSION MODE BIT 0 */
+__sbit __at (0xE9) AD0WINT ; /* ADC 0 WINDOW COMPARE INTERRUPT FLAG */
+__sbit __at (0xE8) ADLJST ; /* ADC 0 RIGHT JUSTIFY DATA BIT */
+
+/* SPI0CN 0xF8H */
+__sbit __at (0xFF) SPIF ; /* SPI 0 INTERRUPT FLAG */
+__sbit __at (0xFE) WCOL ; /* SPI 0 WRITE COLLISION FLAG */
+__sbit __at (0xFD) MODF ; /* SPI 0 MODE FAULT FLAG */
+__sbit __at (0xFC) RXOVRN ; /* SPI 0 RX OVERRUN FLAG */
+__sbit __at (0xFB) TXBSY ; /* SPI 0 TX BUSY FLAG */
+__sbit __at (0xFA) SLVSEL ; /* SPI 0 SLAVE SELECT */
+__sbit __at (0xF9) MSTEN ; /* SPI 0 MASTER ENABLE */
+__sbit __at (0xF8) SPIEN ; /* SPI 0 SPI ENABLE */
+
+
+/* Predefined SFR Bit Masks */
+
+#define PCON_IDLE 0x01 /* PCON */
+#define PCON_STOP 0x02 /* PCON */
+#define TF3 0x80 /* TMR3CN */
+#define CPFIF 0x10 /* CPTnCN */
+#define CPRIF 0x20 /* CPTnCN */
+#define CPOUT 0x40 /* CPTnCN */
+#define ECCF 0x01 /* PCA0CPMn */
+#define PWM 0x02 /* PCA0CPMn */
+#define TOG 0x04 /* PCA0CPMn */
+#define MAT 0x08 /* PCA0CPMn */
+#define CAPN 0x10 /* PCA0CPMn */
+#define CAPP 0x20 /* PCA0CPMn */
+#define ECOM 0x40 /* PCA0CPMn */
+
+#endif
--- /dev/null
+/*-------------------------------------------------------------------------
+ Register Declarations for the Cygnal/SiLabs C8051F02x Processor Range
+
+ Copyright (C) 2004 - Maarten Brock, sourceforge.brock@dse.nl
+
+ This library is free software; you can redistribute it and/or
+ modify it under the terms of the GNU Lesser General Public
+ License as published by the Free Software Foundation; either
+ version 2.1 of the License, or (at your option) any later version.
+
+ This library is distributed in the hope that it will be useful,
+ but WITHOUT ANY WARRANTY; without even the implied warranty of
+ MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
+ Lesser General Public License for more details.
+
+ You should have received a copy of the GNU Lesser General Public
+ License along with this library; if not, write to the Free Software
+ Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
+-------------------------------------------------------------------------*/
+
+#ifndef C8051F020_H
+#define C8051F020_H
+
+
+/* BYTE Registers */
+__sfr __at (0x80) P0 ; /* PORT 0 */
+__sfr __at (0x81) SP ; /* STACK POINTER */
+__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
+__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
+__sfr __at (0x84) P4 ; /* PORT 4 */
+__sfr __at (0x85) P5 ; /* PORT 5 */
+__sfr __at (0x86) P6 ; /* PORT 6 */
+__sfr __at (0x87) PCON ; /* POWER CONTROL */
+__sfr __at (0x88) TCON ; /* TIMER CONTROL */
+__sfr __at (0x89) TMOD ; /* TIMER MODE */
+__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
+__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
+__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
+__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
+__sfr __at (0x8E) CKCON ; /* CLOCK CONTROL */
+__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W CONTROL */
+__sfr __at (0x90) P1 ; /* PORT 1 */
+__sfr __at (0x91) TMR3CN ; /* TIMER 3 CONTROL */
+__sfr __at (0x92) TMR3RLL ; /* TIMER 3 RELOAD REGISTER - LOW BYTE */
+__sfr __at (0x93) TMR3RLH ; /* TIMER 3 RELOAD REGISTER - HIGH BYTE */
+__sfr __at (0x94) TMR3L ; /* TIMER 3 - LOW BYTE */
+__sfr __at (0x95) TMR3H ; /* TIMER 3 - HIGH BYTE */
+__sfr __at (0x96) P7 ; /* PORT 7 */
+__sfr __at (0x98) SCON ; /* UART0 CONTROL */
+__sfr __at (0x98) SCON0 ; /* UART0 CONTROL */
+__sfr __at (0x99) SBUF ; /* UART0 BUFFER */
+__sfr __at (0x99) SBUF0 ; /* UART0 BUFFER */
+__sfr __at (0x9A) SPI0CFG ; /* SERIAL PERIPHERAL INTERFACE 0 CONFIGURATION */
+__sfr __at (0x9B) SPI0DAT ; /* SERIAL PERIPHERAL INTERFACE 0 DATA */
+__sfr __at (0x9C) ADC1 ; /* ADC 1 DATA */
+__sfr __at (0x9D) SPI0CKR ; /* SERIAL PERIPHERAL INTERFACE 0 CLOCK RATE CONTROL */
+__sfr __at (0x9E) CPT0CN ; /* COMPARATOR 0 CONTROL */
+__sfr __at (0x9F) CPT1CN ; /* COMPARATOR 1 CONTROL */
+__sfr __at (0xA0) P2 ; /* PORT 2 */
+__sfr __at (0xA1) EMI0TC ; /* External Memory Timing Control */
+__sfr __at (0xA3) EMI0CF ; /* EMIF CONFIGURATION */
+__sfr __at (0xA4) PRT0CF ; /* PORT 0 CONFIGURATION */
+__sfr __at (0xA4) P0MDOUT ; /* PORT 0 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA5) PRT1CF ; /* PORT 1 CONFIGURATION */
+__sfr __at (0xA5) P1MDOUT ; /* PORT 1 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA6) PRT2CF ; /* PORT 2 CONFIGURATION */
+__sfr __at (0xA6) P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA7) PRT3CF ; /* PORT 3 CONFIGURATION */
+__sfr __at (0xA7) P3MDOUT ; /* PORT 3 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
+__sfr __at (0xA9) SADDR0 ; /* UART0 Slave Address */
+__sfr __at (0xAA) ADC1CN ; /* ADC 1 CONTROL */
+__sfr __at (0xAB) ADC1CF ; /* ADC 1 CONFIGURATION */
+__sfr __at (0xAC) AMX1SL ; /* ADC 1 MUX CHANNEL SELECTION */
+__sfr __at (0xAD) P3IF ; /* PORT 3 EXTERNAL INTERRUPT FLAGS */
+__sfr __at (0xAE) SADEN1 ; /* UART1 Slave Address Enable */
+__sfr __at (0xAF) EMI0CN ; /* EXTERNAL MEMORY INTERFACE CONTROL */
+__sfr __at (0xAF) _XPAGE ; /* XDATA/PDATA PAGE */
+__sfr __at (0xB0) P3 ; /* PORT 3 */
+__sfr __at (0xB1) OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
+__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
+__sfr __at (0xB5) P74OUT ; /* PORT 4 THROUGH 7 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
+__sfr __at (0xB7) FLACL ; /* FLASH ACESS LIMIT */
+__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
+__sfr __at (0xB9) SADEN0 ; /* UART0 Slave Address Enable */
+__sfr __at (0xBA) AMX0CF ; /* ADC 0 MUX CONFIGURATION */
+__sfr __at (0xBB) AMX0SL ; /* ADC 0 MUX CHANNEL SELECTION */
+__sfr __at (0xBC) ADC0CF ; /* ADC 0 CONFIGURATION */
+__sfr __at (0xBD) P1MDIN ; /* PORT 1 Input Mode */
+__sfr __at (0xBE) ADC0L ; /* ADC 0 DATA - LOW BYTE */
+__sfr __at (0xBF) ADC0H ; /* ADC 0 DATA - HIGH BYTE */
+__sfr __at (0xC0) SMB0CN ; /* SMBUS 0 CONTROL */
+__sfr __at (0xC1) SMB0STA ; /* SMBUS 0 STATUS */
+__sfr __at (0xC2) SMB0DAT ; /* SMBUS 0 DATA */
+__sfr __at (0xC3) SMB0ADR ; /* SMBUS 0 SLAVE ADDRESS */
+__sfr __at (0xC4) ADC0GTL ; /* ADC 0 GREATER-THAN REGISTER - LOW BYTE */
+__sfr __at (0xC5) ADC0GTH ; /* ADC 0 GREATER-THAN REGISTER - HIGH BYTE */
+__sfr __at (0xC6) ADC0LTL ; /* ADC 0 LESS-THAN REGISTER - LOW BYTE */
+__sfr __at (0xC7) ADC0LTH ; /* ADC 0 LESS-THAN REGISTER - HIGH BYTE */
+__sfr __at (0xC8) T2CON ; /* TIMER 2 CONTROL */
+__sfr __at (0xC9) T4CON ; /* TIMER 4 CONTROL */
+__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
+__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
+__sfr __at (0xCF) SMB0CR ; /* SMBUS 0 CLOCK RATE */
+__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
+__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
+__sfr __at (0xD2) DAC0L ; /* DAC 0 REGISTER - LOW BYTE */
+__sfr __at (0xD3) DAC0H ; /* DAC 0 REGISTER - HIGH BYTE */
+__sfr __at (0xD4) DAC0CN ; /* DAC 0 CONTROL */
+__sfr __at (0xD5) DAC1L ; /* DAC 1 REGISTER - LOW BYTE */
+__sfr __at (0xD6) DAC1H ; /* DAC 1 REGISTER - HIGH BYTE */
+__sfr __at (0xD7) DAC1CN ; /* DAC 1 CONTROL */
+__sfr __at (0xD8) PCA0CN ; /* PCA 0 COUNTER CONTROL */
+__sfr __at (0xD9) PCA0MD ; /* PCA 0 COUNTER MODE */
+__sfr __at (0xDA) PCA0CPM0 ; /* CONTROL REGISTER FOR PCA 0 MODULE 0 */
+__sfr __at (0xDB) PCA0CPM1 ; /* CONTROL REGISTER FOR PCA 0 MODULE 1 */
+__sfr __at (0xDC) PCA0CPM2 ; /* CONTROL REGISTER FOR PCA 0 MODULE 2 */
+__sfr __at (0xDD) PCA0CPM3 ; /* CONTROL REGISTER FOR PCA 0 MODULE 3 */
+__sfr __at (0xDE) PCA0CPM4 ; /* CONTROL REGISTER FOR PCA 0 MODULE 4 */
+__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
+__sfr __at (0xE1) XBR0 ; /* DIGITAL CROSSBAR CONFIGURATION REGISTER 0 */
+__sfr __at (0xE2) XBR1 ; /* DIGITAL CROSSBAR CONFIGURATION REGISTER 1 */
+__sfr __at (0xE3) XBR2 ; /* DIGITAL CROSSBAR CONFIGURATION REGISTER 2 */
+__sfr __at (0xE4) RCAP4L ; /* TIMER 4 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0xE5) RCAP4H ; /* TIMER 4 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
+__sfr __at (0xE7) EIE2 ; /* EXTERNAL INTERRUPT ENABLE 2 */
+__sfr __at (0xE8) ADC0CN ; /* ADC 0 CONTROL */
+__sfr __at (0xE9) PCA0L ; /* PCA 0 TIMER - LOW BYTE */
+__sfr __at (0xEA) PCA0CPL0 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 0 - LOW BYTE */
+__sfr __at (0xEB) PCA0CPL1 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 1 - LOW BYTE */
+__sfr __at (0xEC) PCA0CPL2 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 2 - LOW BYTE */
+__sfr __at (0xED) PCA0CPL3 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 3 - LOW BYTE */
+__sfr __at (0xEE) PCA0CPL4 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 4 - LOW BYTE */
+__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
+__sfr __at (0xF0) B ; /* B REGISTER */
+__sfr __at (0xF1) SCON1 ; /* UART1 CONTROL */
+__sfr __at (0xF2) SBUF1 ; /* UART1 DATA */
+__sfr __at (0xF3) SADDR1 ; /* UART1 Slave Address */
+__sfr __at (0xF4) TL4 ; /* TIMER 4 DATA - LOW BYTE */
+__sfr __at (0xF5) TH4 ; /* TIMER 4 DATA - HIGH BYTE */
+__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
+__sfr __at (0xF7) EIP2 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 2 */
+__sfr __at (0xF8) SPI0CN ; /* SERIAL PERIPHERAL INTERFACE 0 CONTROL */
+__sfr __at (0xF9) PCA0H ; /* PCA 0 TIMER - HIGH BYTE */
+__sfr __at (0xFA) PCA0CPH0 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 0 - HIGH BYTE */
+__sfr __at (0xFB) PCA0CPH1 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 1 - HIGH BYTE */
+__sfr __at (0xFC) PCA0CPH2 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 2 - HIGH BYTE */
+__sfr __at (0xFD) PCA0CPH3 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 3 - HIGH BYTE */
+__sfr __at (0xFE) PCA0CPH4 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 4 - HIGH BYTE */
+__sfr __at (0xFF) WDTCN ; /* WATCHDOG TIMER CONTROL */
+
+
+/* WORD/DWORD Registers */
+
+__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
+__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
+__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
+__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
+__sfr16 __at (0x9594) TMR3 ; /* TIMER 3 COUNTER */
+__sfr16 __at (0x9392) TMR3RL ; /* TIMER 3 CAPTURE REGISTER WORD */
+__sfr16 __at (0xF5F4) TMR4 ; /* TIMER 4 COUNTER */
+__sfr16 __at (0xE5E4) RCAP4 ; /* TIMER 4 CAPTURE REGISTER WORD */
+__sfr16 __at (0xBFBE) ADC0 ; /* ADC 0 DATA WORD */
+__sfr16 __at (0xC5C4) ADC0GT ; /* ADC 0 GREATER-THAN REGISTER WORD */
+__sfr16 __at (0xC7C6) ADC0LT ; /* ADC 0 LESS-THAN REGISTER WORD */
+__sfr16 __at (0xD3D2) DAC0 ; /* DAC 0 REGISTER WORD */
+__sfr16 __at (0xD6D5) DAC1 ; /* DAC 1 REGISTER WORD */
+__sfr16 __at (0xF9E9) PCA0 ; /* PCA COUNTER */
+__sfr16 __at (0xFAEA) PCA0CP0 ; /* PCA CAPTURE 0 WORD */
+__sfr16 __at (0xFBEB) PCA0CP1 ; /* PCA CAPTURE 1 WORD */
+__sfr16 __at (0xFCEC) PCA0CP2 ; /* PCA CAPTURE 2 WORD */
+__sfr16 __at (0xFDED) PCA0CP3 ; /* PCA CAPTURE 3 WORD */
+__sfr16 __at (0xFEEE) PCA0CP4 ; /* PCA CAPTURE 4 WORD */
+
+
+/* BIT Registers */
+
+/* P0 0x80 */
+__sbit __at (0x80) P0_0 ;
+__sbit __at (0x81) P0_1 ;
+__sbit __at (0x82) P0_2 ;
+__sbit __at (0x83) P0_3 ;
+__sbit __at (0x84) P0_4 ;
+__sbit __at (0x85) P0_5 ;
+__sbit __at (0x86) P0_6 ;
+__sbit __at (0x87) P0_7 ;
+
+/* TCON 0x88 */
+__sbit __at (0x88) IT0 ; /* EXT. INTERRUPT 0 TYPE */
+__sbit __at (0x89) IE0 ; /* EXT. INTERRUPT 0 EDGE FLAG */
+__sbit __at (0x8A) IT1 ; /* EXT. INTERRUPT 1 TYPE */
+__sbit __at (0x8B) IE1 ; /* EXT. INTERRUPT 1 EDGE FLAG */
+__sbit __at (0x8C) TR0 ; /* TIMER 0 ON/OFF CONTROL */
+__sbit __at (0x8D) TF0 ; /* TIMER 0 OVERFLOW FLAG */
+__sbit __at (0x8E) TR1 ; /* TIMER 1 ON/OFF CONTROL */
+__sbit __at (0x8F) TF1 ; /* TIMER 1 OVERFLOW FLAG */
+
+/* P1 0x90 */
+__sbit __at (0x90) P1_0 ;
+__sbit __at (0x91) P1_1 ;
+__sbit __at (0x92) P1_2 ;
+__sbit __at (0x93) P1_3 ;
+__sbit __at (0x94) P1_4 ;
+__sbit __at (0x95) P1_5 ;
+__sbit __at (0x96) P1_6 ;
+__sbit __at (0x97) P1_7 ;
+
+/* SCON 0x98 */
+__sbit __at (0x98) RI ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
+__sbit __at (0x98) RI0 ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
+__sbit __at (0x99) TI ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
+__sbit __at (0x99) TI0 ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
+__sbit __at (0x9A) RB8 ; /* SCON.2 - RECEIVE BIT 8 */
+__sbit __at (0x9A) RB80 ; /* SCON.2 - RECEIVE BIT 8 */
+__sbit __at (0x9B) TB8 ; /* SCON.3 - TRANSMIT BIT 8 */
+__sbit __at (0x9B) TB80 ; /* SCON.3 - TRANSMIT BIT 8 */
+__sbit __at (0x9C) REN ; /* SCON.4 - RECEIVE ENABLE */
+__sbit __at (0x9C) REN0 ; /* SCON.4 - RECEIVE ENABLE */
+__sbit __at (0x9D) SM2 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
+__sbit __at (0x9D) SM20 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
+__sbit __at (0x9D) MCE0 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
+__sbit __at (0x9E) SM1 ; /* SCON.6 - SERIAL MODE CONTROL BIT 1 */
+__sbit __at (0x9E) SM10 ; /* SCON.6 - SERIAL MODE CONTROL BIT 1 */
+__sbit __at (0x9F) SM0 ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
+__sbit __at (0x9F) SM00 ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
+__sbit __at (0x9F) S0MODE ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
+
+/* P2 0xA0 */
+__sbit __at (0xA0) P2_0 ;
+__sbit __at (0xA1) P2_1 ;
+__sbit __at (0xA2) P2_2 ;
+__sbit __at (0xA3) P2_3 ;
+__sbit __at (0xA4) P2_4 ;
+__sbit __at (0xA5) P2_5 ;
+__sbit __at (0xA6) P2_6 ;
+__sbit __at (0xA7) P2_7 ;
+
+/* IE 0xA8 */
+__sbit __at (0xA8) EX0 ; /* EXTERNAL INTERRUPT 0 ENABLE */
+__sbit __at (0xA9) ET0 ; /* TIMER 0 INTERRUPT ENABLE */
+__sbit __at (0xAA) EX1 ; /* EXTERNAL INTERRUPT 1 ENABLE */
+__sbit __at (0xAB) ET1 ; /* TIMER 1 INTERRUPT ENABLE */
+__sbit __at (0xAC) ES0 ; /* SERIAL PORT 0 INTERRUPT ENABLE */
+__sbit __at (0xAC) ES ; /* SERIAL PORT 0 INTERRUPT ENABLE */
+__sbit __at (0xAD) ET2 ; /* TIMER 2 INTERRUPT ENABLE */
+__sbit __at (0xAF) EA ; /* GLOBAL INTERRUPT ENABLE */
+
+/* P3 0xB0 */
+__sbit __at (0xB0) P3_0 ;
+__sbit __at (0xB1) P3_1 ;
+__sbit __at (0xB2) P3_2 ;
+__sbit __at (0xB3) P3_3 ;
+__sbit __at (0xB4) P3_4 ;
+__sbit __at (0xB5) P3_5 ;
+__sbit __at (0xB6) P3_6 ;
+__sbit __at (0xB7) P3_7 ;
+
+/* IP 0xB8 */
+__sbit __at (0xB8) PX0 ; /* EXTERNAL INTERRUPT 0 PRIORITY */
+__sbit __at (0xB9) PT0 ; /* TIMER 0 PRIORITY */
+__sbit __at (0xBA) PX1 ; /* EXTERNAL INTERRUPT 1 PRIORITY */
+__sbit __at (0xBB) PT1 ; /* TIMER 1 PRIORITY */
+__sbit __at (0xBC) PS0 ; /* SERIAL PORT PRIORITY */
+__sbit __at (0xBC) PS ; /* SERIAL PORT PRIORITY */
+__sbit __at (0xBD) PT2 ; /* TIMER 2 PRIORITY */
+
+/* SMB0CN 0xC0 */
+__sbit __at (0xC0) SMBTOE ; /* SMBUS 0 TIMEOUT ENABLE */
+__sbit __at (0xC1) SMBFTE ; /* SMBUS 0 FREE TIMER ENABLE */
+__sbit __at (0xC2) AA ; /* SMBUS 0 ASSERT/ACKNOWLEDGE FLAG */
+__sbit __at (0xC3) SI ; /* SMBUS 0 INTERRUPT PENDING FLAG */
+__sbit __at (0xC4) STO ; /* SMBUS 0 STOP FLAG */
+__sbit __at (0xC5) STA ; /* SMBUS 0 START FLAG */
+__sbit __at (0xC6) ENSMB ; /* SMBUS 0 ENABLE */
+__sbit __at (0xC7) BUSY ; /* SMBUS 0 BUSY */
+
+/* T2CON 0xC8 */
+__sbit __at (0xC8) CPRL2 ; /* CAPTURE OR RELOAD SELECT */
+__sbit __at (0xC9) CT2 ; /* TIMER OR COUNTER SELECT */
+__sbit __at (0xCA) TR2 ; /* TIMER 2 ON/OFF CONTROL */
+__sbit __at (0xCB) EXEN2 ; /* TIMER 2 EXTERNAL ENABLE FLAG */
+__sbit __at (0xCC) TCLK ; /* TRANSMIT CLOCK FLAG */
+__sbit __at (0xCD) RCLK ; /* RECEIVE CLOCK FLAG */
+__sbit __at (0xCE) EXF2 ; /* EXTERNAL FLAG */
+__sbit __at (0xCF) TF2 ; /* TIMER 2 OVERFLOW FLAG */
+
+/* PSW 0xD0 */
+__sbit __at (0xD0) P ; /* ACCUMULATOR PARITY FLAG */
+__sbit __at (0xD1) F1 ; /* USER FLAG 1 */
+__sbit __at (0xD2) OV ; /* OVERFLOW FLAG */
+__sbit __at (0xD3) RS0 ; /* REGISTER BANK SELECT 0 */
+__sbit __at (0xD4) RS1 ; /* REGISTER BANK SELECT 1 */
+__sbit __at (0xD5) F0 ; /* USER FLAG 0 */
+__sbit __at (0xD6) AC ; /* AUXILIARY CARRY FLAG */
+__sbit __at (0xD7) CY ; /* CARRY FLAG */
+
+/* PCA0CN 0xD8H */
+__sbit __at (0xD8) CCF0 ; /* PCA 0 MODULE 0 INTERRUPT FLAG */
+__sbit __at (0xD9) CCF1 ; /* PCA 0 MODULE 1 INTERRUPT FLAG */
+__sbit __at (0xDA) CCF2 ; /* PCA 0 MODULE 2 INTERRUPT FLAG */
+__sbit __at (0xDB) CCF3 ; /* PCA 0 MODULE 3 INTERRUPT FLAG */
+__sbit __at (0xDC) CCF4 ; /* PCA 0 MODULE 4 INTERRUPT FLAG */
+__sbit __at (0xDE) CR ; /* PCA 0 COUNTER RUN CONTROL BIT */
+__sbit __at (0xDF) CF ; /* PCA 0 COUNTER OVERFLOW FLAG */
+
+/* ADC0CN 0xE8H */
+__sbit __at (0xE8) ADLJST ; /* ADC 0 RIGHT JUSTIFY DATA BIT */
+__sbit __at (0xE8) AD0LJST ; /* ADC 0 RIGHT JUSTIFY DATA BIT */
+__sbit __at (0xE9) ADWINT ; /* ADC 0 WINDOW COMPARE INTERRUPT FLAG */
+__sbit __at (0xE9) AD0WINT ; /* ADC 0 WINDOW COMPARE INTERRUPT FLAG */
+__sbit __at (0xEA) ADSTM0 ; /* ADC 0 START OF CONVERSION MODE BIT 0 */
+__sbit __at (0xEA) AD0CM0 ; /* ADC 0 START OF CONVERSION MODE BIT 0 */
+__sbit __at (0xEB) ADSTM1 ; /* ADC 0 START OF CONVERSION MODE BIT 1 */
+__sbit __at (0xEB) AD0CM1 ; /* ADC 0 START OF CONVERSION MODE BIT 1 */
+__sbit __at (0xEC) ADBUSY ; /* ADC 0 BUSY FLAG */
+__sbit __at (0xEC) AD0BUSY ; /* ADC 0 BUSY FLAG */
+__sbit __at (0xED) ADCINT ; /* ADC 0 CONVERISION COMPLETE INTERRUPT FLAG */
+__sbit __at (0xED) AD0INT ; /* ADC 0 CONVERISION COMPLETE INTERRUPT FLAG */
+__sbit __at (0xEE) ADCTM ; /* ADC 0 TRACK MODE */
+__sbit __at (0xEE) AD0TM ; /* ADC 0 TRACK MODE */
+__sbit __at (0xEF) ADCEN ; /* ADC 0 ENABLE */
+__sbit __at (0xEF) AD0EN ; /* ADC 0 ENABLE */
+
+/* SPI0CN 0xF8H */
+__sbit __at (0xF8) SPIEN ; /* SPI 0 SPI ENABLE */
+__sbit __at (0xF9) MSTEN ; /* SPI 0 MASTER ENABLE */
+__sbit __at (0xFA) SLVSEL ; /* SPI 0 SLAVE SELECT */
+__sbit __at (0xFB) TXBSY ; /* SPI 0 TX BUSY FLAG */
+__sbit __at (0xFC) RXOVRN ; /* SPI 0 RX OVERRUN FLAG */
+__sbit __at (0xFD) MODF ; /* SPI 0 MODE FAULT FLAG */
+__sbit __at (0xFE) WCOL ; /* SPI 0 WRITE COLLISION FLAG */
+__sbit __at (0xFF) SPIF ; /* SPI 0 INTERRUPT FLAG */
+
+
+/* Predefined SFR Bit Masks */
+
+#define PCON_IDLE 0x01 /* PCON */
+#define PCON_STOP 0x02 /* PCON */
+#define PCON_SMOD0 0x80 /* PCON */
+#define TF3 0x80 /* TMR3CN */
+#define CPFIF 0x10 /* CPTnCN */
+#define CPRIF 0x20 /* CPTnCN */
+#define CPOUT 0x40 /* CPTnCN */
+#define TR4 0x04 /* T4CON */
+#define TF4 0x80 /* T4CON */
+#define ECCF 0x01 /* PCA0CPMn */
+#define PWM 0x02 /* PCA0CPMn */
+#define TOG 0x04 /* PCA0CPMn */
+#define MAT 0x08 /* PCA0CPMn */
+#define CAPN 0x10 /* PCA0CPMn */
+#define CAPP 0x20 /* PCA0CPMn */
+#define ECOM 0x40 /* PCA0CPMn */
+#define PWM16 0x80 /* PCA0CPMn */
+#define PORSF 0x02 /* RSTSRC */
+#define SWRSF 0x10 /* RSTSRC */
+#define RI1 0x01 /* SCON1 */
+#define TI1 0x02 /* SCON1 */
+#define RB81 0x04 /* SCON1 */
+#define TB81 0x08 /* SCON1 */
+#define REN1 0x10 /* SCON1 */
+#define SM21 0x20 /* SCON1 */
+#define SM11 0x40 /* SCON1 */
+#define SM01 0x80 /* SCON1 */
+
+#endif
--- /dev/null
+/*-------------------------------------------------------------------------
+ Register Declarations for the Cygnal/SiLabs C8051F04x Processor Range
+
+ Copyright (C) 2004 - Maarten Brock, sourceforge.brock@dse.nl
+
+ This library is free software; you can redistribute it and/or
+ modify it under the terms of the GNU Lesser General Public
+ License as published by the Free Software Foundation; either
+ version 2.1 of the License, or (at your option) any later version.
+
+ This library is distributed in the hope that it will be useful,
+ but WITHOUT ANY WARRANTY; without even the implied warranty of
+ MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
+ Lesser General Public License for more details.
+
+ You should have received a copy of the GNU Lesser General Public
+ License along with this library; if not, write to the Free Software
+ Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
+-------------------------------------------------------------------------*/
+
+#ifndef C8051F040_H
+#define C8051F040_H
+
+
+/* BYTE Registers */
+
+/* All Pages */
+__sfr __at 0x80 P0 ; /* PORT 0 */
+__sfr __at 0x81 SP ; /* STACK POINTER */
+__sfr __at 0x82 DPL ; /* DATA POINTER - LOW BYTE */
+__sfr __at 0x83 DPH ; /* DATA POINTER - HIGH BYTE */
+__sfr __at 0x84 SFRPAGE ; /* SFR PAGE SELECT */
+__sfr __at 0x85 SFRNEXT ; /* SFR STACK NEXT PAGE */
+__sfr __at 0x86 SFRLAST ; /* SFR STACK LAST PAGE */
+__sfr __at 0x87 PCON ; /* POWER CONTROL */
+__sfr __at 0x90 P1 ; /* PORT 1 */
+__sfr __at 0xA0 P2 ; /* PORT 2 */
+__sfr __at 0xA8 IE ; /* INTERRUPT ENABLE */
+__sfr __at 0xB0 P3 ; /* PORT 3 */
+__sfr __at 0xB8 IP ; /* INTERRUPT PRIORITY */
+__sfr __at 0xD0 PSW ; /* PROGRAM STATUS WORD */
+__sfr __at 0xE0 ACC ; /* ACCUMULATOR */
+__sfr __at 0xE6 EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
+__sfr __at 0xE7 EIE2 ; /* EXTERNAL INTERRUPT ENABLE 2 */
+__sfr __at 0xF0 B ; /* B REGISTER */
+__sfr __at 0xF6 EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
+__sfr __at 0xF7 EIP2 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 2 */
+__sfr __at 0xFF WDTCN ; /* WATCHDOG TIMER CONTROL */
+
+/* Page 0x00 */
+__sfr __at 0x88 TCON ; /* TIMER CONTROL */
+__sfr __at 0x89 TMOD ; /* TIMER MODE */
+__sfr __at 0x8A TL0 ; /* TIMER 0 - LOW BYTE */
+__sfr __at 0x8B TL1 ; /* TIMER 1 - LOW BYTE */
+__sfr __at 0x8C TH0 ; /* TIMER 0 - HIGH BYTE */
+__sfr __at 0x8D TH1 ; /* TIMER 1 - HIGH BYTE */
+__sfr __at 0x8E CKCON ; /* TIMER 0/1 CLOCK CONTROL */
+__sfr __at 0x8F PSCTL ; /* FLASH WRITE/ERASE CONTROL */
+__sfr __at 0x91 SSTA0 ; /* UART 0 STATUS */
+__sfr __at 0x98 SCON0 ; /* UART 0 CONTROL */
+__sfr __at 0x98 SCON ; /* UART 0 CONTROL */
+__sfr __at 0x99 SBUF0 ; /* UART 0 BUFFER */
+__sfr __at 0x99 SBUF ; /* UART 0 BUFFER */
+__sfr __at 0x9A SPI0CFG ; /* SPI 0 CONFIGURATION */
+__sfr __at 0x9B SPI0DAT ; /* SPI 0 DATA */
+__sfr __at 0x9D SPI0CKR ; /* SPI 0 CLOCK RATE CONTROL */
+__sfr __at 0xA1 EMI0TC ; /* EMIF TIMING CONTROL */
+__sfr __at 0xA2 EMI0CN ; /* EMIF CONTROL */
+__sfr __at 0xA2 _XPAGE ; /* XDATA/PDATA PAGE */
+__sfr __at 0xA3 EMI0CF ; /* EMIF CONFIGURATION */
+__sfr __at 0xA9 SADDR0 ; /* UART 0 SLAVE ADDRESS */
+__sfr __at 0xB7 FLSCL ; /* FLASH SCALE */
+__sfr __at 0xB9 SADEN0 ; /* UART 0 SLAVE ADDRESS MASK */
+__sfr __at 0xBA AMX0CF ; /* ADC 0 MUX CONFIGURATION */
+__sfr __at 0xBB AMX0SL ; /* ADC 0 MUX CHANNEL SELECTION */
+__sfr __at 0xBC ADC0CF ; /* ADC 0 CONFIGURATION */
+__sfr __at 0xBD AMX0PRT ; /* ADC 0 PORT 3 I/O PIN SELECT */
+__sfr __at 0xBE ADC0L ; /* ADC 0 DATA - LOW BYTE */
+__sfr __at 0xBF ADC0H ; /* ADC 0 DATA - HIGH BYTE */
+__sfr __at 0xC0 SMB0CN ; /* SMBUS 0 CONTROL */
+__sfr __at 0xC1 SMB0STA ; /* SMBUS 0 STATUS */
+__sfr __at 0xC2 SMB0DAT ; /* SMBUS 0 DATA */
+__sfr __at 0xC3 SMB0ADR ; /* SMBUS 0 SLAVE ADDRESS */
+__sfr __at 0xC4 ADC0GTL ; /* ADC 0 GREATER-THAN REGISTER - LOW BYTE */
+__sfr __at 0xC5 ADC0GTH ; /* ADC 0 GREATER-THAN REGISTER - HIGH BYTE */
+__sfr __at 0xC6 ADC0LTL ; /* ADC 0 LESS-THAN REGISTER - LOW BYTE */
+__sfr __at 0xC7 ADC0LTH ; /* ADC 0 LESS-THAN REGISTER - HIGH BYTE */
+__sfr __at 0xC8 TMR2CN ; /* TIMER 2 CONTROL */
+__sfr __at 0xC9 TMR2CF ; /* TIMER 2 CONFIGURATION */
+__sfr __at 0xCA RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
+__sfr __at 0xCB RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at 0xCC TMR2L ; /* TIMER 2 - LOW BYTE */
+__sfr __at 0xCC TL2 ; /* TIMER 2 - LOW BYTE */
+__sfr __at 0xCD TMR2H ; /* TIMER 2 - HIGH BYTE */
+__sfr __at 0xCD TH2 ; /* TIMER 2 - HIGH BYTE */
+__sfr __at 0xCF SMB0CR ; /* SMBUS 0 CLOCK RATE */
+__sfr __at 0xD1 REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
+__sfr __at 0xD2 DAC0L ; /* DAC 0 REGISTER - LOW BYTE */
+__sfr __at 0xD3 DAC0H ; /* DAC 0 REGISTER - HIGH BYTE */
+__sfr __at 0xD4 DAC0CN ; /* DAC 0 CONTROL */
+__sfr __at 0xD6 HVA0CN ; /* HIGH VOLTAGE DIFFERENTIAL AMP CONTROL */
+__sfr __at 0xD8 PCA0CN ; /* PCA 0 COUNTER CONTROL */
+__sfr __at 0xD9 PCA0MD ; /* PCA 0 COUNTER MODE */
+__sfr __at 0xDA PCA0CPM0 ; /* PCA 0 MODULE 0 CONTROL */
+__sfr __at 0xDB PCA0CPM1 ; /* PCA 0 MODULE 1 CONTROL */
+__sfr __at 0xDC PCA0CPM2 ; /* PCA 0 MODULE 2 CONTROL */
+__sfr __at 0xDD PCA0CPM3 ; /* PCA 0 MODULE 3 CONTROL */
+__sfr __at 0xDE PCA0CPM4 ; /* PCA 0 MODULE 4 CONTROL */
+__sfr __at 0xDF PCA0CPM5 ; /* PCA 0 MODULE 5 CONTROL */
+__sfr __at 0xE1 PCA0CPL5 ; /* PCA 0 MODULE 5 CAPTURE/COMPARE - LOW BYTE */
+__sfr __at 0xE2 PCA0CPH5 ; /* PCA 0 MODULE 5 CAPTURE/COMPARE - HIGH BYTE */
+__sfr __at 0xE8 ADC0CN ; /* ADC 0 CONTROL */
+__sfr __at 0xE9 PCA0CPL2 ; /* PCA 0 MODULE 2 CAPTURE/COMPARE - LOW BYTE */
+__sfr __at 0xEA PCA0CPH2 ; /* PCA 0 MODULE 2 CAPTURE/COMPARE - HIGH BYTE */
+__sfr __at 0xEB PCA0CPL3 ; /* PCA 0 MODULE 3 CAPTURE/COMPARE - LOW BYTE */
+__sfr __at 0xEC PCA0CPH3 ; /* PCA 0 MODULE 3 CAPTURE/COMPARE - HIGH BYTE */
+__sfr __at 0xED PCA0CPL4 ; /* PCA 0 MODULE 4 CAPTURE/COMPARE - LOW BYTE */
+__sfr __at 0xEE PCA0CPH4 ; /* PCA 0 MODULE 4 CAPTURE/COMPARE - HIGH BYTE */
+__sfr __at 0xEF RSTSRC ; /* RESET SOURCE */
+__sfr __at 0xF8 SPI0CN ; /* SPI 0 CONTROL */
+__sfr __at 0xF9 PCA0L ; /* PCA 0 TIMER - LOW BYTE */
+__sfr __at 0xFA PCA0H ; /* PCA 0 TIMER - HIGH BYTE */
+__sfr __at 0xFB PCA0CPL0 ; /* PCA 0 MODULE 0 CAPTURE/COMPARE - LOW BYTE */
+__sfr __at 0xFC PCA0CPH0 ; /* PCA 0 MODULE 0 CAPTURE/COMPARE - HIGH BYTE */
+__sfr __at 0xFD PCA0CPL1 ; /* PCA 0 MODULE 1 CAPTURE/COMPARE - LOW BYTE */
+__sfr __at 0xFE PCA0CPH1 ; /* PCA 0 MODULE 1 CAPTURE/COMPARE - HIGH BYTE */
+
+/* Page 0x01 */
+__sfr __at 0x88 CPT0CN ; /* COMPARATOR 0 CONTROL */
+__sfr __at 0x89 CPT0MD ; /* COMPARATOR 0 CONFIGURATION */
+__sfr __at 0x98 SCON1 ; /* UART 1 CONTROL */
+__sfr __at 0x99 SBUF1 ; /* UART 1 BUFFER */
+__sfr __at 0xC0 CAN0STA ; /* CAN 0 STATUS */
+__sfr __at 0xC8 TMR3CN ; /* TIMER 3 CONTROL */
+__sfr __at 0xC9 TMR3CF ; /* TIMER 3 CONFIGURATION */
+__sfr __at 0xCA RCAP3L ; /* TIMER 3 CAPTURE REGISTER - LOW BYTE */
+__sfr __at 0xCB RCAP3H ; /* TIMER 3 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at 0xCC TMR3L ; /* TIMER 3 - LOW BYTE */
+__sfr __at 0xCD TMR3H ; /* TIMER 3 - HIGH BYTE */
+__sfr __at 0xD2 DAC1L ; /* DAC 1 REGISTER - LOW BYTE */
+__sfr __at 0xD3 DAC1H ; /* DAC 1 REGISTER - HIGH BYTE */
+__sfr __at 0xD4 DAC1CN ; /* DAC 1 CONTROL */
+__sfr __at 0xD8 CAN0DATL ; /* CAN 0 DATA REGISTER LOW */
+__sfr __at 0xD9 CAN0DATH ; /* CAN 0 DATA REGISTER HIGH */
+__sfr __at 0xDA CAN0ADR ; /* CAN 0 ADDRESS */
+__sfr __at 0xDB CAN0TST ; /* CAN 0 TEST REGISTER */
+__sfr __at 0xF8 CAN0CN ; /* CAN 0 CONTROL */
+
+/* Page 0x02 */
+__sfr __at 0x88 CPT1CN ; /* COMPARATOR 1 CONTROL */
+__sfr __at 0x89 CPT1MD ; /* COMPARATOR 1 CONFIGURATION */
+__sfr __at 0xBA AMX2CF ; /* ADC 2 MUX CONFIGURATION */
+__sfr __at 0xBB AMX2SL ; /* ADC 2 MUX CHANNEL SELECTION */
+__sfr __at 0xBC ADC2CF ; /* ADC 2 CONFIGURATION */
+__sfr __at 0xBE ADC2 ; /* ADC 2 DATA */
+__sfr __at 0xC4 ADC2GT ; /* ADC 2 GREATER-THAN REGISTER */
+__sfr __at 0xC6 ADC2LT ; /* ADC 2 LESS-THAN REGISTER */
+__sfr __at 0xC8 TMR4CN ; /* TIMER 4 CONTROL */
+__sfr __at 0xC9 TMR4CF ; /* TIMER 4 CONFIGURATION */
+__sfr __at 0xCA RCAP4L ; /* TIMER 4 CAPTURE REGISTER - LOW BYTE */
+__sfr __at 0xCB RCAP4H ; /* TIMER 4 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at 0xCC TMR4L ; /* TIMER 4 - LOW BYTE */
+__sfr __at 0xCD TMR4H ; /* TIMER 4 - HIGH BYTE */
+__sfr __at 0xE8 ADC2CN ; /* ADC 2 CONTROL */
+
+/* Page 0x03 */
+__sfr __at 0x88 CPT2CN ; /* COMPARATOR 2 CONTROL */
+__sfr __at 0x89 CPT2MD ; /* COMPARATOR 2 CONFIGURATION */
+
+/* Page 0x0F */
+__sfr __at 0x8A OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
+__sfr __at 0x8B OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */
+__sfr __at 0x8C OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
+__sfr __at 0x96 SFRPGCN ; /* SFR PAGE CONTROL */
+__sfr __at 0x97 CLKSEL ; /* SYSTEM CLOCK SELECT */
+__sfr __at 0x9C P4MDOUT ; /* PORT 4 OUTPUT MODE */
+__sfr __at 0x9D P5MDOUT ; /* PORT 5 OUTPUT MODE */
+__sfr __at 0x9E P6MDOUT ; /* PORT 6 OUTPUT MODE */
+__sfr __at 0x9F P7MDOUT ; /* PORT 7 OUTPUT MODE */
+__sfr __at 0xA4 P0MDOUT ; /* PORT 0 OUTPUT MODE */
+__sfr __at 0xA5 P1MDOUT ; /* PORT 1 OUTPUT MODE */
+__sfr __at 0xA6 P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */
+__sfr __at 0xA7 P3MDOUT ; /* PORT 3 OUTPUT MODE CONFIGURATION */
+__sfr __at 0xAD P1MDIN ; /* PORT 1 INPUT MODE */
+__sfr __at 0xAE P2MDIN ; /* PORT 2 INPUT MODE */
+__sfr __at 0xAF P3MDIN ; /* PORT 3 INPUT MODE */
+__sfr __at 0xB7 FLACL ; /* FLASH ACCESS LIMIT */
+__sfr __at 0xC8 P4 ; /* PORT 4 */
+__sfr __at 0xD8 P5 ; /* PORT 5 */
+__sfr __at 0xE1 XBR0 ; /* CROSSBAR CONFIGURATION REGISTER 0 */
+__sfr __at 0xE2 XBR1 ; /* CROSSBAR CONFIGURATION REGISTER 1 */
+__sfr __at 0xE3 XBR2 ; /* CROSSBAR CONFIGURATION REGISTER 2 */
+__sfr __at 0xE4 XBR3 ; /* CROSSBAR CONFIGURATION REGISTER 3 */
+__sfr __at 0xE8 P6 ; /* PORT 6 */
+__sfr __at 0xF8 P7 ; /* PORT 7 */
+
+/*
+Do NOT use sfr16 for CAN0DAT !
+*/
+
+/* BIT Registers */
+
+/* P0 0x80 */
+__sbit __at 0x80 P0_0 ;
+__sbit __at 0x81 P0_1 ;
+__sbit __at 0x82 P0_2 ;
+__sbit __at 0x83 P0_3 ;
+__sbit __at 0x84 P0_4 ;
+__sbit __at 0x85 P0_5 ;
+__sbit __at 0x86 P0_6 ;
+__sbit __at 0x87 P0_7 ;
+
+/* TCON 0x88 */
+__sbit __at 0x88 IT0 ; /* EXT. INTERRUPT 0 TYPE */
+__sbit __at 0x89 IE0 ; /* EXT. INTERRUPT 0 EDGE FLAG */
+__sbit __at 0x8A IT1 ; /* EXT. INTERRUPT 1 TYPE */
+__sbit __at 0x8B IE1 ; /* EXT. INTERRUPT 1 EDGE FLAG */
+__sbit __at 0x8C TR0 ; /* TIMER 0 ON/OFF CONTROL */
+__sbit __at 0x8D TF0 ; /* TIMER 0 OVERFLOW FLAG */
+__sbit __at 0x8E TR1 ; /* TIMER 1 ON/OFF CONTROL */
+__sbit __at 0x8F TF1 ; /* TIMER 1 OVERFLOW FLAG */
+
+/* CPT0CN 0x88 */
+__sbit __at 0x88 CP0HYN0 ; /* COMPARATOR 0 NEGATIVE HYSTERESIS 0 */
+__sbit __at 0x89 CP0HYN1 ; /* COMPARATOR 0 NEGATIVE HYSTERESIS 1 */
+__sbit __at 0x8A CP0HYP0 ; /* COMPARATOR 0 POSITIVE HYSTERESIS 0 */
+__sbit __at 0x8B CP0HYP1 ; /* COMPARATOR 0 POSITIVE HYSTERESIS 1 */
+__sbit __at 0x8C CP0FIF ; /* COMPARATOR 0 FALLING EDGE INTERRUPT */
+__sbit __at 0x8D CP0RIF ; /* COMPARATOR 0 RISING EDGE INTERRUPT */
+__sbit __at 0x8E CP0OUT ; /* COMPARATOR 0 OUTPUT */
+__sbit __at 0x8F CP0EN ; /* COMPARATOR 0 ENABLE */
+
+/* CPT1CN 0x88 */
+__sbit __at 0x88 CP1HYN0 ; /* COMPARATOR 1 NEGATIVE HYSTERESIS 0 */
+__sbit __at 0x89 CP1HYN1 ; /* COMPARATOR 1 NEGATIVE HYSTERESIS 1 */
+__sbit __at 0x8A CP1HYP0 ; /* COMPARATOR 1 POSITIVE HYSTERESIS 0 */
+__sbit __at 0x8B CP1HYP1 ; /* COMPARATOR 1 POSITIVE HYSTERESIS 1 */
+__sbit __at 0x8C CP1FIF ; /* COMPARATOR 1 FALLING EDGE INTERRUPT */
+__sbit __at 0x8D CP1RIF ; /* COMPARATOR 1 RISING EDGE INTERRUPT */
+__sbit __at 0x8E CP1OUT ; /* COMPARATOR 1 OUTPUT */
+__sbit __at 0x8F CP1EN ; /* COMPARATOR 1 ENABLE */
+
+/* CPT2CN 0x88 */
+__sbit __at 0x88 CP2HYN0 ; /* COMPARATOR 2 NEGATIVE HYSTERESIS 0 */
+__sbit __at 0x89 CP2HYN1 ; /* COMPARATOR 2 NEGATIVE HYSTERESIS 1 */
+__sbit __at 0x8A CP2HYP0 ; /* COMPARATOR 2 POSITIVE HYSTERESIS 0 */
+__sbit __at 0x8B CP2HYP1 ; /* COMPARATOR 2 POSITIVE HYSTERESIS 1 */
+__sbit __at 0x8C CP2FIF ; /* COMPARATOR 2 FALLING EDGE INTERRUPT */
+__sbit __at 0x8D CP2RIF ; /* COMPARATOR 2 RISING EDGE INTERRUPT */
+__sbit __at 0x8E CP2OUT ; /* COMPARATOR 2 OUTPUT */
+__sbit __at 0x8F CP2EN ; /* COMPARATOR 2 ENABLE */
+
+/* P1 0x90 */
+__sbit __at 0x90 P1_0 ;
+__sbit __at 0x91 P1_1 ;
+__sbit __at 0x92 P1_2 ;
+__sbit __at 0x93 P1_3 ;
+__sbit __at 0x94 P1_4 ;
+__sbit __at 0x95 P1_5 ;
+__sbit __at 0x96 P1_6 ;
+__sbit __at 0x97 P1_7 ;
+
+/* SCON0 0x98 */
+__sbit __at 0x98 RI0 ; /* UART 0 RX INTERRUPT FLAG */
+__sbit __at 0x98 RI ; /* UART 0 RX INTERRUPT FLAG */
+__sbit __at 0x99 TI0 ; /* UART 0 TX INTERRUPT FLAG */
+__sbit __at 0x99 TI ; /* UART 0 TX INTERRUPT FLAG */
+__sbit __at 0x9A RB80 ; /* UART 0 RX BIT 8 */
+__sbit __at 0x9B TB80 ; /* UART 0 TX BIT 8 */
+__sbit __at 0x9C REN0 ; /* UART 0 RX ENABLE */
+__sbit __at 0x9C REN ; /* UART 0 RX ENABLE */
+__sbit __at 0x9D SM20 ; /* UART 0 MULTIPROCESSOR EN */
+__sbit __at 0x9E SM10 ; /* UART 0 MODE 1 */
+__sbit __at 0x9F SM00 ; /* UART 0 MODE 0 */
+
+/* SCON1 0x98 */
+__sbit __at 0x98 RI1 ; /* UART 1 RX INTERRUPT FLAG */
+__sbit __at 0x99 TI1 ; /* UART 1 TX INTERRUPT FLAG */
+__sbit __at 0x9A RB81 ; /* UART 1 RX BIT 8 */
+__sbit __at 0x9B TB81 ; /* UART 1 TX BIT 8 */
+__sbit __at 0x9C REN1 ; /* UART 1 RX ENABLE */
+__sbit __at 0x9D MCE1 ; /* UART 1 MCE */
+__sbit __at 0x9F S1MODE ; /* UART 1 MODE */
+
+/* P2 0xA0 */
+__sbit __at 0xA0 P2_0 ;
+__sbit __at 0xA1 P2_1 ;
+__sbit __at 0xA2 P2_2 ;
+__sbit __at 0xA3 P2_3 ;
+__sbit __at 0xA4 P2_4 ;
+__sbit __at 0xA5 P2_5 ;
+__sbit __at 0xA6 P2_6 ;
+__sbit __at 0xA7 P2_7 ;
+
+/* IE 0xA8 */
+__sbit __at 0xA8 EX0 ; /* EXTERNAL INTERRUPT 0 ENABLE */
+__sbit __at 0xA9 ET0 ; /* TIMER 0 INTERRUPT ENABLE */
+__sbit __at 0xAA EX1 ; /* EXTERNAL INTERRUPT 1 ENABLE */
+__sbit __at 0xAB ET1 ; /* TIMER 1 INTERRUPT ENABLE */
+__sbit __at 0xAC ES0 ; /* UART0 INTERRUPT ENABLE */
+__sbit __at 0xAC ES ; /* UART0 INTERRUPT ENABLE */
+__sbit __at 0xAD ET2 ; /* TIMER 2 INTERRUPT ENABLE */
+__sbit __at 0xAF EA ; /* GLOBAL INTERRUPT ENABLE */
+
+/* P3 0xB0 */
+__sbit __at 0xB0 P3_0 ;
+__sbit __at 0xB1 P3_1 ;
+__sbit __at 0xB2 P3_2 ;
+__sbit __at 0xB3 P3_3 ;
+__sbit __at 0xB4 P3_4 ;
+__sbit __at 0xB5 P3_5 ;
+__sbit __at 0xB6 P3_6 ;
+__sbit __at 0xB7 P3_7 ;
+
+/* IP 0xB8 */
+__sbit __at 0xB8 PX0 ; /* EXTERNAL INTERRUPT 0 PRIORITY */
+__sbit __at 0xB9 PT0 ; /* TIMER 0 PRIORITY */
+__sbit __at 0xBA PX1 ; /* EXTERNAL INTERRUPT 1 PRIORITY */
+__sbit __at 0xBB PT1 ; /* TIMER 1 PRIORITY */
+__sbit __at 0xBC PS0 ; /* SERIAL PORT PRIORITY */
+__sbit __at 0xBC PS ; /* SERIAL PORT PRIORITY */
+__sbit __at 0xBD PT2 ; /* TIMER 2 PRIORITY */
+
+/* SMB0CN 0xC0 */
+__sbit __at 0xC0 SMBTOE ; /* SMBUS 0 TIMEOUT ENABLE */
+__sbit __at 0xC1 SMBFTE ; /* SMBUS 0 FREE TIMER ENABLE */
+__sbit __at 0xC2 AA ; /* SMBUS 0 ASSERT/ACKNOWLEDGE FLAG */
+__sbit __at 0xC3 SI ; /* SMBUS 0 INTERRUPT PENDING FLAG */
+__sbit __at 0xC4 STO ; /* SMBUS 0 STOP FLAG */
+__sbit __at 0xC5 STA ; /* SMBUS 0 START FLAG */
+__sbit __at 0xC6 ENSMB ; /* SMBUS 0 ENABLE */
+__sbit __at 0xC7 BUSY ; /* SMBUS 0 BUSY */
+
+/* CAN0STA 0xC0 */
+__sbit __at 0xC3 CANTXOK ; /* CAN TRANSMITTED A MESSAGE SUCCESSFULLY */
+__sbit __at 0xC4 CANRXOK ; /* CAN RECEIVED A MESSAGE SUCCESSFULLY */
+__sbit __at 0xC5 CANEPASS; /* CAN ERROR PASSIVE */
+__sbit __at 0xC6 CANEWARN; /* CAN WARNING STATUS */
+__sbit __at 0xC7 CANBOFF ; /* CAN BUSOFF STATUS */
+
+/* TMR2CN 0xC8 */
+__sbit __at 0xC8 CPRL2 ; /* TIMER 2 CAPTURE SELECT */
+__sbit __at 0xC9 CT2 ; /* TIMER 2 COUNTER SELECT */
+__sbit __at 0xCA TR2 ; /* TIMER 2 ON/OFF CONTROL */
+__sbit __at 0xCB EXEN2 ; /* TIMER 2 EXTERNAL ENABLE FLAG */
+__sbit __at 0xCE EXF2 ; /* TIMER 2 EXTERNAL FLAG */
+__sbit __at 0xCF TF2 ; /* TIMER 2 OVERFLOW FLAG */
+
+/* TMR3CN 0xC8 */
+__sbit __at 0xC8 CPRL3 ; /* TIMER 3 CAPTURE SELECT */
+__sbit __at 0xC9 CT3 ; /* TIMER 3 COUNTER SELECT */
+__sbit __at 0xCA TR3 ; /* TIMER 3 ON/OFF CONTROL */
+__sbit __at 0xCB EXEN3 ; /* TIMER 3 EXTERNAL ENABLE FLAG */
+__sbit __at 0xCE EXF3 ; /* TIMER 3 EXTERNAL FLAG */
+__sbit __at 0xCF TF3 ; /* TIMER 3 OVERFLOW FLAG */
+
+/* TMR4CN 0xC8 */
+__sbit __at 0xC8 CPRL4 ; /* TIMER 4 CAPTURE SELECT */
+__sbit __at 0xC9 CT4 ; /* TIMER 4 COUNTER SELECT */
+__sbit __at 0xCA TR4 ; /* TIMER 4 ON/OFF CONTROL */
+__sbit __at 0xCB EXEN4 ; /* TIMER 4 EXTERNAL ENABLE FLAG */
+__sbit __at 0xCE EXF4 ; /* TIMER 4 EXTERNAL FLAG */
+__sbit __at 0xCF TF4 ; /* TIMER 4 OVERFLOW FLAG */
+
+/* P4 0xC8 */
+__sbit __at 0xC8 P4_0 ;
+__sbit __at 0xC9 P4_1 ;
+__sbit __at 0xCA P4_2 ;
+__sbit __at 0xCB P4_3 ;
+__sbit __at 0xCC P4_4 ;
+__sbit __at 0xCD P4_5 ;
+__sbit __at 0xCE P4_6 ;
+__sbit __at 0xCF P4_7 ;
+
+/* PSW 0xD0 */
+__sbit __at 0xD0 P ; /* ACCUMULATOR PARITY FLAG */
+__sbit __at 0xD1 F1 ; /* USER FLAG 1 */
+__sbit __at 0xD2 OV ; /* OVERFLOW FLAG */
+__sbit __at 0xD3 RS0 ; /* REGISTER BANK SELECT 0 */
+__sbit __at 0xD4 RS1 ; /* REGISTER BANK SELECT 1 */
+__sbit __at 0xD5 F0 ; /* USER FLAG 0 */
+__sbit __at 0xD6 AC ; /* AUXILIARY CARRY FLAG */
+__sbit __at 0xD7 CY ; /* CARRY FLAG */
+
+/* PCA0CN 0xD8 */
+__sbit __at 0xD8 CCF0 ; /* PCA 0 MODULE 0 INTERRUPT FLAG */
+__sbit __at 0xD9 CCF1 ; /* PCA 0 MODULE 1 INTERRUPT FLAG */
+__sbit __at 0xDA CCF2 ; /* PCA 0 MODULE 2 INTERRUPT FLAG */
+__sbit __at 0xDB CCF3 ; /* PCA 0 MODULE 3 INTERRUPT FLAG */
+__sbit __at 0xDC CCF4 ; /* PCA 0 MODULE 4 INTERRUPT FLAG */
+__sbit __at 0xDD CCF5 ; /* PCA 0 MODULE 5 INTERRUPT FLAG */
+__sbit __at 0xDE CR ; /* PCA 0 COUNTER RUN CONTROL BIT */
+__sbit __at 0xDF CF ; /* PCA 0 COUNTER OVERFLOW FLAG */
+
+/* P5 0xD8 */
+__sbit __at 0xD8 P5_0 ;
+__sbit __at 0xD9 P5_1 ;
+__sbit __at 0xDA P5_2 ;
+__sbit __at 0xDB P5_3 ;
+__sbit __at 0xDC P5_4 ;
+__sbit __at 0xDD P5_5 ;
+__sbit __at 0xDE P5_6 ;
+__sbit __at 0xDF P5_7 ;
+
+/* ADC0CN 0xE8 */
+__sbit __at 0xE8 AD0LJST ; /* ADC 0 RIGHT JUSTIFY DATA BIT */
+__sbit __at 0xE9 AD0WINT ; /* ADC 0 WINDOW INTERRUPT FLAG */
+__sbit __at 0xEA AD0CM0 ; /* ADC 0 CONVERT START MODE BIT 0 */
+__sbit __at 0xEB AD0CM1 ; /* ADC 0 CONVERT START MODE BIT 1 */
+__sbit __at 0xEC AD0BUSY ; /* ADC 0 BUSY FLAG */
+__sbit __at 0xED AD0INT ; /* ADC 0 EOC INTERRUPT FLAG */
+__sbit __at 0xEE AD0TM ; /* ADC 0 TRACK MODE */
+__sbit __at 0xEF AD0EN ; /* ADC 0 ENABLE */
+
+/* ADC2CN 0xE8 */
+__sbit __at 0xE8 AD2WINT ; /* ADC 2 WINDOW INTERRUPT FLAG */
+__sbit __at 0xE9 AD2CM0 ; /* ADC 2 CONVERT START MODE BIT 0 */
+__sbit __at 0xEA AD2CM1 ; /* ADC 2 CONVERT START MODE BIT 1 */
+__sbit __at 0xEB AD2CM2 ; /* ADC 2 CONVERT START MODE BIT 2 */
+__sbit __at 0xEC AD2BUSY ; /* ADC 2 BUSY FLAG */
+__sbit __at 0xED AD2INT ; /* ADC 2 EOC INTERRUPT FLAG */
+__sbit __at 0xEE AD2TM ; /* ADC 2 TRACK MODE */
+__sbit __at 0xEF AD2EN ; /* ADC 2 ENABLE */
+
+/* P6 0xE8 */
+__sbit __at 0xE8 P6_0 ;
+__sbit __at 0xE9 P6_1 ;
+__sbit __at 0xEA P6_2 ;
+__sbit __at 0xEB P6_3 ;
+__sbit __at 0xEC P6_4 ;
+__sbit __at 0xED P6_5 ;
+__sbit __at 0xEE P6_6 ;
+__sbit __at 0xEF P6_7 ;
+
+/* SPI0CN 0xF8 */
+__sbit __at 0xF8 SPIEN ; /* SPI 0 SPI ENABLE */
+__sbit __at 0xF9 TXBMT ; /* SPI 0 TX BUFFER EMPTY FLAG */
+__sbit __at 0xFA NSSMD0 ; /* SPI 0 SLAVE SELECT MODE 0 */
+__sbit __at 0xFB NSSMD1 ; /* SPI 0 SLAVE SELECT MODE 1 */
+__sbit __at 0xFC RXOVRN ; /* SPI 0 RX OVERRUN FLAG */
+__sbit __at 0xFD MODF ; /* SPI 0 MODE FAULT FLAG */
+__sbit __at 0xFE WCOL ; /* SPI 0 WRITE COLLISION FLAG */
+__sbit __at 0xFF SPIF ; /* SPI 0 INTERRUPT FLAG */
+
+/* CAN0CN 0xF8 */
+__sbit __at 0xF8 CANINIT ; /* CAN INITIALIZATION */
+__sbit __at 0xF9 CANIE ; /* CAN MODULE INTERRUPT ENABLE */
+__sbit __at 0xFA CANSIE ; /* CAN STATUS CHANGE INTERRUPT ENABLE */
+__sbit __at 0xFB CANEIE ; /* CAN ERROR INTERRUPT ENABLE */
+__sbit __at 0xFC CANIF ; /* CAN INTERRUPT FLAG */
+__sbit __at 0xFD CANDAR ; /* CAN DISABLE AUTOMATIC RETRANSMISSION */
+__sbit __at 0xFE CANCCE ; /* CAN CONFIGURATION CHANGE ENABLE */
+__sbit __at 0xFF CANTEST ; /* CAN TEST MODE ENABLE */
+
+/* P7 0xF8 */
+__sbit __at 0xF8 P7_0 ;
+__sbit __at 0xF9 P7_1 ;
+__sbit __at 0xFA P7_2 ;
+__sbit __at 0xFB P7_3 ;
+__sbit __at 0xFC P7_4 ;
+__sbit __at 0xFD P7_5 ;
+__sbit __at 0xFE P7_6 ;
+__sbit __at 0xFF P7_7 ;
+
+
+/* Predefined SFR Bit Masks */
+
+#define IDLE 0x01 /* PCON */
+#define STOP 0x02 /* PCON */
+#define ECCF 0x01 /* PCA0CPMn */
+#define PWM 0x02 /* PCA0CPMn */
+#define TOG 0x04 /* PCA0CPMn */
+#define MAT 0x08 /* PCA0CPMn */
+#define CAPN 0x10 /* PCA0CPMn */
+#define CAPP 0x20 /* PCA0CPMn */
+#define ECOM 0x40 /* PCA0CPMn */
+#define PWM16 0x80 /* PCA0CPMn */
+#define PORSF 0x02 /* RSTSRC */
+#define SWRSF 0x10 /* RSTSRC */
+
+
+/* SFR PAGE DEFINITIONS */
+
+#define CONFIG_PAGE 0x0F /* SYSTEM AND PORT CONFIGURATION PAGE */
+#define LEGACY_PAGE 0x00 /* LEGACY SFR PAGE */
+#define TIMER01_PAGE 0x00 /* TIMER 0 AND TIMER 1 */
+#define CPT0_PAGE 0x01 /* COMPARATOR 0 */
+#define CPT1_PAGE 0x02 /* COMPARATOR 1 */
+#define CPT2_PAGE 0x03 /* COMPARATOR 2 */
+#define UART0_PAGE 0x00 /* UART 0 */
+#define UART1_PAGE 0x01 /* UART 1 */
+#define SPI0_PAGE 0x00 /* SPI 0 */
+#define EMI0_PAGE 0x00 /* EXTERNAL MEMORY INTERFACE */
+#define ADC0_PAGE 0x00 /* ADC 0 */
+#define ADC2_PAGE 0x02 /* ADC 2 */
+#define SMB0_PAGE 0x00 /* SMBUS 0 */
+#define TMR2_PAGE 0x00 /* TIMER 2 */
+#define TMR3_PAGE 0x01 /* TIMER 3 */
+#define TMR4_PAGE 0x02 /* TIMER 4 */
+#define DAC0_PAGE 0x00 /* DAC 0 */
+#define DAC1_PAGE 0x01 /* DAC 1 */
+#define PCA0_PAGE 0x00 /* PCA 0 */
+#define CAN0_PAGE 0x01 /* CAN 0 */
+
+#endif
--- /dev/null
+/*-------------------------------------------------------------------------
+ Register Declarations for the Cygnal/SiLabs C8051F06x Processor Range
+
+ Copyright (C) 2004 - Maarten Brock, sourceforge.brock@dse.nl
+
+ This library is free software; you can redistribute it and/or
+ modify it under the terms of the GNU Lesser General Public
+ License as published by the Free Software Foundation; either
+ version 2.1 of the License, or (at your option) any later version.
+
+ This library is distributed in the hope that it will be useful,
+ but WITHOUT ANY WARRANTY; without even the implied warranty of
+ MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
+ Lesser General Public License for more details.
+
+ You should have received a copy of the GNU Lesser General Public
+ License along with this library; if not, write to the Free Software
+ Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
+-------------------------------------------------------------------------*/
+
+#ifndef C8051F060_H
+#define C8051F060_H
+
+
+/* BYTE Registers */
+
+/* All Pages */
+__sfr __at 0x80 P0 ; /* PORT 0 */
+__sfr __at 0x81 SP ; /* STACK POINTER */
+__sfr __at 0x82 DPL ; /* DATA POINTER - LOW BYTE */
+__sfr __at 0x83 DPH ; /* DATA POINTER - HIGH BYTE */
+__sfr __at 0x84 SFRPAGE ; /* SFR PAGE SELECT */
+__sfr __at 0x85 SFRNEXT ; /* SFR STACK NEXT PAGE */
+__sfr __at 0x86 SFRLAST ; /* SFR STACK LAST PAGE */
+__sfr __at 0x87 PCON ; /* POWER CONTROL */
+__sfr __at 0x90 P1 ; /* PORT 1 */
+__sfr __at 0xA0 P2 ; /* PORT 2 */
+__sfr __at 0xA8 IE ; /* INTERRUPT ENABLE */
+__sfr __at 0xB0 P3 ; /* PORT 3 */
+__sfr __at 0xB8 IP ; /* INTERRUPT PRIORITY */
+__sfr __at 0xD0 PSW ; /* PROGRAM STATUS WORD */
+__sfr __at 0xE0 ACC ; /* ACCUMULATOR */
+__sfr __at 0xE6 EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
+__sfr __at 0xE7 EIE2 ; /* EXTERNAL INTERRUPT ENABLE 2 */
+__sfr __at 0xF0 B ; /* B REGISTER */
+__sfr __at 0xF6 EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
+__sfr __at 0xF7 EIP2 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 2 */
+__sfr __at 0xFF WDTCN ; /* WATCHDOG TIMER CONTROL */
+
+/* Page 0x00 */
+__sfr __at 0x88 TCON ; /* TIMER CONTROL */
+__sfr __at 0x89 TMOD ; /* TIMER MODE */
+__sfr __at 0x8A TL0 ; /* TIMER 0 - LOW BYTE */
+__sfr __at 0x8B TL1 ; /* TIMER 1 - LOW BYTE */
+__sfr __at 0x8C TH0 ; /* TIMER 0 - HIGH BYTE */
+__sfr __at 0x8D TH1 ; /* TIMER 1 - HIGH BYTE */
+__sfr __at 0x8E CKCON ; /* TIMER 0/1 CLOCK CONTROL */
+__sfr __at 0x8F PSCTL ; /* FLASH WRITE/ERASE CONTROL */
+__sfr __at 0x91 SSTA0 ; /* UART 0 STATUS */
+__sfr __at 0x98 SCON0 ; /* UART 0 CONTROL */
+__sfr __at 0x98 SCON ; /* UART 0 CONTROL */
+__sfr __at 0x99 SBUF0 ; /* UART 0 BUFFER */
+__sfr __at 0x99 SBUF ; /* UART 0 BUFFER */
+__sfr __at 0x9A SPI0CFG ; /* SPI 0 CONFIGURATION */
+__sfr __at 0x9B SPI0DAT ; /* SPI 0 DATA */
+__sfr __at 0x9D SPI0CKR ; /* SPI 0 CLOCK RATE CONTROL */
+__sfr __at 0xA1 EMI0TC ; /* EMIF TIMING CONTROL */
+__sfr __at 0xA2 EMI0CN ; /* EMIF CONTROL */
+__sfr __at 0xA2 _XPAGE ; /* XDATA/PDATA PAGE */
+__sfr __at 0xA3 EMI0CF ; /* EMIF CONFIGURATION */
+__sfr __at 0xA9 SADDR0 ; /* UART 0 SLAVE ADDRESS */
+__sfr __at 0xB7 FLSCL ; /* FLASH SCALE */
+__sfr __at 0xB9 SADEN0 ; /* UART 0 SLAVE ADDRESS MASK */
+__sfr __at 0xBB AMX0SL ; /* ADC 0 MUX CHANNEL SELECTION */
+__sfr __at 0xBC ADC0CF ; /* ADC 0 CONFIGURATION */
+__sfr __at 0xBE ADC0L ; /* ADC 0 DATA - LOW BYTE */
+__sfr __at 0xBF ADC0H ; /* ADC 0 DATA - HIGH BYTE */
+__sfr __at 0xC0 SMB0CN ; /* SMBUS 0 CONTROL */
+__sfr __at 0xC1 SMB0STA ; /* SMBUS 0 STATUS */
+__sfr __at 0xC2 SMB0DAT ; /* SMBUS 0 DATA */
+__sfr __at 0xC3 SMB0ADR ; /* SMBUS 0 SLAVE ADDRESS */
+__sfr __at 0xC4 ADC0GTL ; /* ADC 0 GREATER-THAN REGISTER - LOW BYTE */
+__sfr __at 0xC5 ADC0GTH ; /* ADC 0 GREATER-THAN REGISTER - HIGH BYTE */
+__sfr __at 0xC6 ADC0LTL ; /* ADC 0 LESS-THAN REGISTER - LOW BYTE */
+__sfr __at 0xC7 ADC0LTH ; /* ADC 0 LESS-THAN REGISTER - HIGH BYTE */
+__sfr __at 0xC8 TMR2CN ; /* TIMER 2 CONTROL */
+__sfr __at 0xC9 TMR2CF ; /* TIMER 2 CONFIGURATION */
+__sfr __at 0xCA RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
+__sfr __at 0xCB RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at 0xCC TMR2L ; /* TIMER 2 - LOW BYTE */
+__sfr __at 0xCC TL2 ; /* TIMER 2 - LOW BYTE */
+__sfr __at 0xCD TMR2H ; /* TIMER 2 - HIGH BYTE */
+__sfr __at 0xCD TH2 ; /* TIMER 2 - HIGH BYTE */
+__sfr __at 0xCF SMB0CR ; /* SMBUS 0 CLOCK RATE */
+__sfr __at 0xD1 REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
+__sfr __at 0xD2 DAC0L ; /* DAC 0 REGISTER - LOW BYTE */
+__sfr __at 0xD3 DAC0H ; /* DAC 0 REGISTER - HIGH BYTE */
+__sfr __at 0xD4 DAC0CN ; /* DAC 0 CONTROL */
+__sfr __at 0xD8 PCA0CN ; /* PCA 0 COUNTER CONTROL */
+__sfr __at 0xD9 PCA0MD ; /* PCA 0 COUNTER MODE */
+__sfr __at 0xDA PCA0CPM0 ; /* PCA 0 MODULE 0 CONTROL */
+__sfr __at 0xDB PCA0CPM1 ; /* PCA 0 MODULE 1 CONTROL */
+__sfr __at 0xDC PCA0CPM2 ; /* PCA 0 MODULE 2 CONTROL */
+__sfr __at 0xDD PCA0CPM3 ; /* PCA 0 MODULE 3 CONTROL */
+__sfr __at 0xDE PCA0CPM4 ; /* PCA 0 MODULE 4 CONTROL */
+__sfr __at 0xDF PCA0CPM5 ; /* PCA 0 MODULE 5 CONTROL */
+__sfr __at 0xE1 PCA0CPL5 ; /* PCA 0 MODULE 5 CAPTURE/COMPARE - LOW BYTE */
+__sfr __at 0xE2 PCA0CPH5 ; /* PCA 0 MODULE 5 CAPTURE/COMPARE - HIGH BYTE */
+__sfr __at 0xE8 ADC0CN ; /* ADC 0 CONTROL */
+__sfr __at 0xE9 PCA0CPL2 ; /* PCA 0 MODULE 2 CAPTURE/COMPARE - LOW BYTE */
+__sfr __at 0xEA PCA0CPH2 ; /* PCA 0 MODULE 2 CAPTURE/COMPARE - HIGH BYTE */
+__sfr __at 0xEB PCA0CPL3 ; /* PCA 0 MODULE 3 CAPTURE/COMPARE - LOW BYTE */
+__sfr __at 0xEC PCA0CPH3 ; /* PCA 0 MODULE 3 CAPTURE/COMPARE - HIGH BYTE */
+__sfr __at 0xED PCA0CPL4 ; /* PCA 0 MODULE 4 CAPTURE/COMPARE - LOW BYTE */
+__sfr __at 0xEE PCA0CPH4 ; /* PCA 0 MODULE 4 CAPTURE/COMPARE - HIGH BYTE */
+__sfr __at 0xEF RSTSRC ; /* RESET SOURCE */
+__sfr __at 0xF8 SPI0CN ; /* SPI 0 CONTROL */
+__sfr __at 0xF9 PCA0L ; /* PCA 0 TIMER - LOW BYTE */
+__sfr __at 0xFA PCA0H ; /* PCA 0 TIMER - HIGH BYTE */
+__sfr __at 0xFB PCA0CPL0 ; /* PCA 0 MODULE 0 CAPTURE/COMPARE - LOW BYTE */
+__sfr __at 0xFC PCA0CPH0 ; /* PCA 0 MODULE 0 CAPTURE/COMPARE - HIGH BYTE */
+__sfr __at 0xFD PCA0CPL1 ; /* PCA 0 MODULE 1 CAPTURE/COMPARE - LOW BYTE */
+__sfr __at 0xFE PCA0CPH1 ; /* PCA 0 MODULE 1 CAPTURE/COMPARE - HIGH BYTE */
+
+/* Page 0x01 */
+__sfr __at 0x88 CPT0CN ; /* COMPARATOR 0 CONTROL */
+__sfr __at 0x89 CPT0MD ; /* COMPARATOR 0 CONFIGURATION */
+__sfr __at 0x98 SCON1 ; /* UART 1 CONTROL */
+__sfr __at 0x99 SBUF1 ; /* UART 1 BUFFER */
+__sfr __at 0xBC ADC1CF ; /* ADC 1 CONFIGURATION */
+__sfr __at 0xBE ADC1L ; /* ADC 1 DATA - LOW BYTE */
+__sfr __at 0xBF ADC1H ; /* ADC 1 DATA - HIGH BYTE */
+__sfr __at 0xC0 CAN0STA ; /* CAN 0 STATUS */
+__sfr __at 0xC8 TMR3CN ; /* TIMER 3 CONTROL */
+__sfr __at 0xC9 TMR3CF ; /* TIMER 3 CONFIGURATION */
+__sfr __at 0xCA RCAP3L ; /* TIMER 3 CAPTURE REGISTER - LOW BYTE */
+__sfr __at 0xCB RCAP3H ; /* TIMER 3 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at 0xCC TMR3L ; /* TIMER 3 - LOW BYTE */
+__sfr __at 0xCD TMR3H ; /* TIMER 3 - HIGH BYTE */
+__sfr __at 0xD1 REF1CN ; /* VOLTAGE REFERENCE 1 CONTROL */
+__sfr __at 0xD2 DAC1L ; /* DAC 1 REGISTER - LOW BYTE */
+__sfr __at 0xD3 DAC1H ; /* DAC 1 REGISTER - HIGH BYTE */
+__sfr __at 0xD4 DAC1CN ; /* DAC 1 CONTROL */
+__sfr __at 0xD8 CAN0DATL ; /* CAN 0 DATA REGISTER LOW */
+__sfr __at 0xD9 CAN0DATH ; /* CAN 0 DATA REGISTER HIGH */
+__sfr __at 0xDA CAN0ADR ; /* CAN 0 ADDRESS */
+__sfr __at 0xDB CAN0TST ; /* CAN 0 TEST REGISTER */
+__sfr __at 0xE8 ADC1CN ; /* ADC 1 CONTROL */
+__sfr __at 0xF8 CAN0CN ; /* CAN 0 CONTROL */
+
+/* Page 0x02 */
+__sfr __at 0x88 CPT1CN ; /* COMPARATOR 1 CONTROL */
+__sfr __at 0x89 CPT1MD ; /* COMPARATOR 1 CONFIGURATION */
+__sfr __at 0xBA AMX2CF ; /* ADC 2 MUX CONFIGURATION */
+__sfr __at 0xBB AMX2SL ; /* ADC 2 MUX CHANNEL SELECTION */
+__sfr __at 0xBC ADC2CF ; /* ADC 2 CONFIGURATION */
+__sfr __at 0xBE ADC2L ; /* ADC 2 DATA - LOW BYTE */
+__sfr __at 0xBF ADC2H ; /* ADC 2 DATA - HIGH BYTE */
+__sfr __at 0xC4 ADC2GTL ; /* ADC 2 GREATER-THAN REGISTER - LOW BYTE */
+__sfr __at 0xC5 ADC2GTH ; /* ADC 2 GREATER-THAN REGISTER - HIGH BYTE */
+__sfr __at 0xC6 ADC2LTL ; /* ADC 2 LESS-THAN REGISTER - LOW BYTE */
+__sfr __at 0xC7 ADC2LTH ; /* ADC 2 LESS-THAN REGISTER - HIGH BYTE */
+__sfr __at 0xC8 TMR4CN ; /* TIMER 4 CONTROL */
+__sfr __at 0xC9 TMR4CF ; /* TIMER 4 CONFIGURATION */
+__sfr __at 0xCA RCAP4L ; /* TIMER 4 CAPTURE REGISTER - LOW BYTE */
+__sfr __at 0xCB RCAP4H ; /* TIMER 4 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at 0xCC TMR4L ; /* TIMER 4 - LOW BYTE */
+__sfr __at 0xCD TMR4H ; /* TIMER 4 - HIGH BYTE */
+__sfr __at 0xD1 REF2CN ; /* VOLTAGE REFERENCE 2 CONTROL */
+__sfr __at 0xE8 ADC2CN ; /* ADC 2 CONTROL */
+
+/* Page 0x03 */
+__sfr __at 0x88 CPT2CN ; /* COMPARATOR 2 CONTROL */
+__sfr __at 0x89 CPT2MD ; /* COMPARATOR 2 CONFIGURATION */
+__sfr __at 0xD8 DMA0CN ; /* DMA0 CONTROL */
+__sfr __at 0xD9 DMA0DAL ; /* DMA0 DATA ADDRESS BEGINNING LOW BYTE */
+__sfr __at 0xDA DMA0DAH ; /* DMA0 DATA ADDRESS BEGINNING HIGH BYTE */
+__sfr __at 0xDB DMA0DSL ; /* DMA0 DATA ADDRESS POINTER LOW BYTE */
+__sfr __at 0xDC DMA0DSH ; /* DMA0 DATA ADDRESS POINTER HIGH BYTE */
+__sfr __at 0xDD DMA0IPT ; /* DMA0 INSTRUCTION WRITE ADDRESS */
+__sfr __at 0xDE DMA0IDT ; /* DMA0 INSTRUCTION WRITE DATA */
+__sfr __at 0xF8 DMA0CF ; /* DMA0 CONFIGURATION */
+__sfr __at 0xF9 DMA0CTL ; /* DMA0 REPEAT COUNTER LIMIT LOW BYTE */
+__sfr __at 0xFA DMA0CTH ; /* DMA0 REPEAT COUNTER LIMIT HIGH BYTE */
+__sfr __at 0xFB DMA0CSL ; /* DMA0 REPEAT COUNTER STATUS LOW BYTE */
+__sfr __at 0xFC DMA0CSH ; /* DMA0 REPEAT COUNTER STATUS HIGH BYTE */
+__sfr __at 0xFD DMA0BND ; /* DMA0 INSTRUCTION BOUNDARY */
+__sfr __at 0xFE DMA0ISW ; /* DMA0 INSTRUCTION STATUS */
+
+/* Page 0x0F */
+__sfr __at 0x8A OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
+__sfr __at 0x8B OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */
+__sfr __at 0x8C OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
+__sfr __at 0x96 SFRPGCN ; /* SFR PAGE CONTROL */
+__sfr __at 0x97 CLKSEL ; /* SYSTEM CLOCK SELECT */
+__sfr __at 0x9C P4MDOUT ; /* PORT 4 OUTPUT MODE */
+__sfr __at 0x9D P5MDOUT ; /* PORT 5 OUTPUT MODE */
+__sfr __at 0x9E P6MDOUT ; /* PORT 6 OUTPUT MODE */
+__sfr __at 0x9F P7MDOUT ; /* PORT 7 OUTPUT MODE */
+__sfr __at 0xA4 P0MDOUT ; /* PORT 0 OUTPUT MODE */
+__sfr __at 0xA5 P1MDOUT ; /* PORT 1 OUTPUT MODE */
+__sfr __at 0xA6 P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */
+__sfr __at 0xA7 P3MDOUT ; /* PORT 3 OUTPUT MODE CONFIGURATION */
+__sfr __at 0xAD P1MDIN ; /* PORT 1 INPUT MODE */
+__sfr __at 0xAE P2MDIN ; /* PORT 2 INPUT MODE */
+__sfr __at 0xB7 FLACL ; /* FLASH ACCESS LIMIT */
+__sfr __at 0xBA ADC0CPT ; /* ADC0 CALIBRATION POINTER */
+__sfr __at 0xBB ADC0CCF ; /* ADC0 CALIBRATION COEFFICIENT */
+__sfr __at 0xC8 P4 ; /* PORT 4 */
+__sfr __at 0xD8 P5 ; /* PORT 5 */
+__sfr __at 0xE1 XBR0 ; /* CROSSBAR CONFIGURATION REGISTER 0 */
+__sfr __at 0xE2 XBR1 ; /* CROSSBAR CONFIGURATION REGISTER 1 */
+__sfr __at 0xE3 XBR2 ; /* CROSSBAR CONFIGURATION REGISTER 2 */
+__sfr __at 0xE4 XBR3 ; /* CROSSBAR CONFIGURATION REGISTER 3 */
+__sfr __at 0xE8 P6 ; /* PORT 6 */
+__sfr __at 0xF8 P7 ; /* PORT 7 */
+
+
+/* BIT Registers */
+
+/* P0 0x80 */
+__sbit __at 0x80 P0_0 ;
+__sbit __at 0x81 P0_1 ;
+__sbit __at 0x82 P0_2 ;
+__sbit __at 0x83 P0_3 ;
+__sbit __at 0x84 P0_4 ;
+__sbit __at 0x85 P0_5 ;
+__sbit __at 0x86 P0_6 ;
+__sbit __at 0x87 P0_7 ;
+
+/* TCON 0x88 */
+__sbit __at 0x88 IT0 ; /* EXT. INTERRUPT 0 TYPE */
+__sbit __at 0x89 IE0 ; /* EXT. INTERRUPT 0 EDGE FLAG */
+__sbit __at 0x8A IT1 ; /* EXT. INTERRUPT 1 TYPE */
+__sbit __at 0x8B IE1 ; /* EXT. INTERRUPT 1 EDGE FLAG */
+__sbit __at 0x8C TR0 ; /* TIMER 0 ON/OFF CONTROL */
+__sbit __at 0x8D TF0 ; /* TIMER 0 OVERFLOW FLAG */
+__sbit __at 0x8E TR1 ; /* TIMER 1 ON/OFF CONTROL */
+__sbit __at 0x8F TF1 ; /* TIMER 1 OVERFLOW FLAG */
+
+/* CPT0CN 0x88 */
+__sbit __at 0x88 CP0HYN0 ; /* COMPARATOR 0 NEGATIVE HYSTERESIS 0 */
+__sbit __at 0x89 CP0HYN1 ; /* COMPARATOR 0 NEGATIVE HYSTERESIS 1 */
+__sbit __at 0x8A CP0HYP0 ; /* COMPARATOR 0 POSITIVE HYSTERESIS 0 */
+__sbit __at 0x8B CP0HYP1 ; /* COMPARATOR 0 POSITIVE HYSTERESIS 1 */
+__sbit __at 0x8C CP0FIF ; /* COMPARATOR 0 FALLING EDGE INTERRUPT */
+__sbit __at 0x8D CP0RIF ; /* COMPARATOR 0 RISING EDGE INTERRUPT */
+__sbit __at 0x8E CP0OUT ; /* COMPARATOR 0 OUTPUT */
+__sbit __at 0x8F CP0EN ; /* COMPARATOR 0 ENABLE */
+
+/* CPT1CN 0x88 */
+__sbit __at 0x88 CP1HYN0 ; /* COMPARATOR 1 NEGATIVE HYSTERESIS 0 */
+__sbit __at 0x89 CP1HYN1 ; /* COMPARATOR 1 NEGATIVE HYSTERESIS 1 */
+__sbit __at 0x8A CP1HYP0 ; /* COMPARATOR 1 POSITIVE HYSTERESIS 0 */
+__sbit __at 0x8B CP1HYP1 ; /* COMPARATOR 1 POSITIVE HYSTERESIS 1 */
+__sbit __at 0x8C CP1FIF ; /* COMPARATOR 1 FALLING EDGE INTERRUPT */
+__sbit __at 0x8D CP1RIF ; /* COMPARATOR 1 RISING EDGE INTERRUPT */
+__sbit __at 0x8E CP1OUT ; /* COMPARATOR 1 OUTPUT */
+__sbit __at 0x8F CP1EN ; /* COMPARATOR 1 ENABLE */
+
+/* CPT2CN 0x88 */
+__sbit __at 0x88 CP2HYN0 ; /* COMPARATOR 2 NEGATIVE HYSTERESIS 0 */
+__sbit __at 0x89 CP2HYN1 ; /* COMPARATOR 2 NEGATIVE HYSTERESIS 1 */
+__sbit __at 0x8A CP2HYP0 ; /* COMPARATOR 2 POSITIVE HYSTERESIS 0 */
+__sbit __at 0x8B CP2HYP1 ; /* COMPARATOR 2 POSITIVE HYSTERESIS 1 */
+__sbit __at 0x8C CP2FIF ; /* COMPARATOR 2 FALLING EDGE INTERRUPT */
+__sbit __at 0x8D CP2RIF ; /* COMPARATOR 2 RISING EDGE INTERRUPT */
+__sbit __at 0x8E CP2OUT ; /* COMPARATOR 2 OUTPUT */
+__sbit __at 0x8F CP2EN ; /* COMPARATOR 2 ENABLE */
+
+/* P1 0x90 */
+__sbit __at 0x90 P1_0 ;
+__sbit __at 0x91 P1_1 ;
+__sbit __at 0x92 P1_2 ;
+__sbit __at 0x93 P1_3 ;
+__sbit __at 0x94 P1_4 ;
+__sbit __at 0x95 P1_5 ;
+__sbit __at 0x96 P1_6 ;
+__sbit __at 0x97 P1_7 ;
+
+/* SCON0 0x98 */
+__sbit __at 0x98 RI0 ; /* UART 0 RX INTERRUPT FLAG */
+__sbit __at 0x98 RI ; /* UART 0 RX INTERRUPT FLAG */
+__sbit __at 0x99 TI0 ; /* UART 0 TX INTERRUPT FLAG */
+__sbit __at 0x99 TI ; /* UART 0 TX INTERRUPT FLAG */
+__sbit __at 0x9A RB80 ; /* UART 0 RX BIT 8 */
+__sbit __at 0x9B TB80 ; /* UART 0 TX BIT 8 */
+__sbit __at 0x9C REN0 ; /* UART 0 RX ENABLE */
+__sbit __at 0x9C REN ; /* UART 0 RX ENABLE */
+__sbit __at 0x9D SM20 ; /* UART 0 MULTIPROCESSOR EN */
+__sbit __at 0x9E SM10 ; /* UART 0 MODE 1 */
+__sbit __at 0x9F SM00 ; /* UART 0 MODE 0 */
+
+/* SCON1 0x98 */
+__sbit __at 0x98 RI1 ; /* UART 1 RX INTERRUPT FLAG */
+__sbit __at 0x99 TI1 ; /* UART 1 TX INTERRUPT FLAG */
+__sbit __at 0x9A RB81 ; /* UART 1 RX BIT 8 */
+__sbit __at 0x9B TB81 ; /* UART 1 TX BIT 8 */
+__sbit __at 0x9C REN1 ; /* UART 1 RX ENABLE */
+__sbit __at 0x9D MCE1 ; /* UART 1 MCE */
+__sbit __at 0x9F S1MODE ; /* UART 1 MODE */
+
+/* P2 0xA0 */
+__sbit __at 0xA0 P2_0 ;
+__sbit __at 0xA1 P2_1 ;
+__sbit __at 0xA2 P2_2 ;
+__sbit __at 0xA3 P2_3 ;
+__sbit __at 0xA4 P2_4 ;
+__sbit __at 0xA5 P2_5 ;
+__sbit __at 0xA6 P2_6 ;
+__sbit __at 0xA7 P2_7 ;
+
+/* IE 0xA8 */
+__sbit __at 0xA8 EX0 ; /* EXTERNAL INTERRUPT 0 ENABLE */
+__sbit __at 0xA9 ET0 ; /* TIMER 0 INTERRUPT ENABLE */
+__sbit __at 0xAA EX1 ; /* EXTERNAL INTERRUPT 1 ENABLE */
+__sbit __at 0xAB ET1 ; /* TIMER 1 INTERRUPT ENABLE */
+__sbit __at 0xAC ES0 ; /* UART0 INTERRUPT ENABLE */
+__sbit __at 0xAC ES ; /* UART0 INTERRUPT ENABLE */
+__sbit __at 0xAD ET2 ; /* TIMER 2 INTERRUPT ENABLE */
+__sbit __at 0xAF EA ; /* GLOBAL INTERRUPT ENABLE */
+
+/* P3 0xB0 */
+__sbit __at 0xB0 P3_0 ;
+__sbit __at 0xB1 P3_1 ;
+__sbit __at 0xB2 P3_2 ;
+__sbit __at 0xB3 P3_3 ;
+__sbit __at 0xB4 P3_4 ;
+__sbit __at 0xB5 P3_5 ;
+__sbit __at 0xB6 P3_6 ;
+__sbit __at 0xB7 P3_7 ;
+
+/* IP 0xB8 */
+__sbit __at 0xB8 PX0 ; /* EXTERNAL INTERRUPT 0 PRIORITY */
+__sbit __at 0xB9 PT0 ; /* TIMER 0 PRIORITY */
+__sbit __at 0xBA PX1 ; /* EXTERNAL INTERRUPT 1 PRIORITY */
+__sbit __at 0xBB PT1 ; /* TIMER 1 PRIORITY */
+__sbit __at 0xBC PS0 ; /* SERIAL PORT PRIORITY */
+__sbit __at 0xBC PS ; /* SERIAL PORT PRIORITY */
+__sbit __at 0xBD PT2 ; /* TIMER 2 PRIORITY */
+
+/* SMB0CN 0xC0 */
+__sbit __at 0xC0 SMBTOE ; /* SMBUS 0 TIMEOUT ENABLE */
+__sbit __at 0xC1 SMBFTE ; /* SMBUS 0 FREE TIMER ENABLE */
+__sbit __at 0xC2 AA ; /* SMBUS 0 ASSERT/ACKNOWLEDGE FLAG */
+__sbit __at 0xC3 SI ; /* SMBUS 0 INTERRUPT PENDING FLAG */
+__sbit __at 0xC4 STO ; /* SMBUS 0 STOP FLAG */
+__sbit __at 0xC5 STA ; /* SMBUS 0 START FLAG */
+__sbit __at 0xC6 ENSMB ; /* SMBUS 0 ENABLE */
+__sbit __at 0xC7 BUSY ; /* SMBUS 0 BUSY */
+
+/* CAN0STA 0xC0 */
+__sbit __at 0xC3 CANTXOK ; /* CAN TRANSMITTED A MESSAGE SUCCESSFULLY */
+__sbit __at 0xC4 CANRXOK ; /* CAN RECEIVED A MESSAGE SUCCESSFULLY */
+__sbit __at 0xC5 CANEPASS; /* CAN ERROR PASSIVE */
+__sbit __at 0xC6 CANEWARN; /* CAN WARNING STATUS */
+__sbit __at 0xC7 CANBOFF ; /* CAN BUSOFF STATUS */
+
+/* TMR2CN 0xC8 */
+__sbit __at 0xC8 CPRL2 ; /* TIMER 2 CAPTURE SELECT */
+__sbit __at 0xC9 CT2 ; /* TIMER 2 COUNTER SELECT */
+__sbit __at 0xCA TR2 ; /* TIMER 2 ON/OFF CONTROL */
+__sbit __at 0xCB EXEN2 ; /* TIMER 2 EXTERNAL ENABLE FLAG */
+__sbit __at 0xCE EXF2 ; /* TIMER 2 EXTERNAL FLAG */
+__sbit __at 0xCF TF2 ; /* TIMER 2 OVERFLOW FLAG */
+
+/* TMR3CN 0xC8 */
+__sbit __at 0xC8 CPRL3 ; /* TIMER 3 CAPTURE SELECT */
+__sbit __at 0xC9 CT3 ; /* TIMER 3 COUNTER SELECT */
+__sbit __at 0xCA TR3 ; /* TIMER 3 ON/OFF CONTROL */
+__sbit __at 0xCB EXEN3 ; /* TIMER 3 EXTERNAL ENABLE FLAG */
+__sbit __at 0xCE EXF3 ; /* TIMER 3 EXTERNAL FLAG */
+__sbit __at 0xCF TF3 ; /* TIMER 3 OVERFLOW FLAG */
+
+/* TMR4CN 0xC8 */
+__sbit __at 0xC8 CPRL4 ; /* TIMER 4 CAPTURE SELECT */
+__sbit __at 0xC9 CT4 ; /* TIMER 4 COUNTER SELECT */
+__sbit __at 0xCA TR4 ; /* TIMER 4 ON/OFF CONTROL */
+__sbit __at 0xCB EXEN4 ; /* TIMER 4 EXTERNAL ENABLE FLAG */
+__sbit __at 0xCE EXF4 ; /* TIMER 4 EXTERNAL FLAG */
+__sbit __at 0xCF TF4 ; /* TIMER 4 OVERFLOW FLAG */
+
+/* P4 0xC8 */
+__sbit __at 0xC8 P4_0 ;
+__sbit __at 0xC9 P4_1 ;
+__sbit __at 0xCA P4_2 ;
+__sbit __at 0xCB P4_3 ;
+__sbit __at 0xCC P4_4 ;
+__sbit __at 0xCD P4_5 ;
+__sbit __at 0xCE P4_6 ;
+__sbit __at 0xCF P4_7 ;
+
+/* PSW 0xD0 */
+__sbit __at 0xD0 P ; /* ACCUMULATOR PARITY FLAG */
+__sbit __at 0xD1 F1 ; /* USER FLAG 1 */
+__sbit __at 0xD2 OV ; /* OVERFLOW FLAG */
+__sbit __at 0xD3 RS0 ; /* REGISTER BANK SELECT 0 */
+__sbit __at 0xD4 RS1 ; /* REGISTER BANK SELECT 1 */
+__sbit __at 0xD5 F0 ; /* USER FLAG 0 */
+__sbit __at 0xD6 AC ; /* AUXILIARY CARRY FLAG */
+__sbit __at 0xD7 CY ; /* CARRY FLAG */
+
+/* PCA0CN 0xD8 */
+__sbit __at 0xD8 CCF0 ; /* PCA 0 MODULE 0 INTERRUPT FLAG */
+__sbit __at 0xD9 CCF1 ; /* PCA 0 MODULE 1 INTERRUPT FLAG */
+__sbit __at 0xDA CCF2 ; /* PCA 0 MODULE 2 INTERRUPT FLAG */
+__sbit __at 0xDB CCF3 ; /* PCA 0 MODULE 3 INTERRUPT FLAG */
+__sbit __at 0xDC CCF4 ; /* PCA 0 MODULE 4 INTERRUPT FLAG */
+__sbit __at 0xDD CCF5 ; /* PCA 0 MODULE 5 INTERRUPT FLAG */
+__sbit __at 0xDE CR ; /* PCA 0 COUNTER RUN CONTROL BIT */
+__sbit __at 0xDF CF ; /* PCA 0 COUNTER OVERFLOW FLAG */
+
+/* DMA0CN 0xD8 */
+__sbit __at 0xD8 DMA0DO0 ; /* ADC0 Data Overflow Warning Flag */
+__sbit __at 0xD9 DMA0DO1 ; /* ADC1 Data Overflow Warning Flag */
+__sbit __at 0xDA DMA0DOE ; /* Data Overflow Warning Interrupt Enable */
+__sbit __at 0xDB DMA0DE0 ; /* ADC0 Data Overflow Error Flag */
+__sbit __at 0xDC DMA0DE1 ; /* ADC1 Data Overflow Error Flag */
+__sbit __at 0xDD DMA0MD ; /* DMA0 Mode Select */
+__sbit __at 0xDE DMA0INT ; /* DMA0 Operations Complete Flag */
+__sbit __at 0xDF DMA0EN ; /* DMA0 Enable */
+
+/* P5 0xD8 */
+__sbit __at 0xD8 P5_0 ;
+__sbit __at 0xD9 P5_1 ;
+__sbit __at 0xDA P5_2 ;
+__sbit __at 0xDB P5_3 ;
+__sbit __at 0xDC P5_4 ;
+__sbit __at 0xDD P5_5 ;
+__sbit __at 0xDE P5_6 ;
+__sbit __at 0xDF P5_7 ;
+
+/* ADC0CN 0xE8 */
+__sbit __at 0xE9 AD0WINT ; /* ADC 0 WINDOW INTERRUPT FLAG */
+__sbit __at 0xEA AD0CM0 ; /* ADC 0 CONVERT START MODE BIT 0 */
+__sbit __at 0xEB AD0CM1 ; /* ADC 0 CONVERT START MODE BIT 1 */
+__sbit __at 0xEC AD0BUSY ; /* ADC 0 BUSY FLAG */
+__sbit __at 0xED AD0INT ; /* ADC 0 EOC INTERRUPT FLAG */
+__sbit __at 0xEE AD0TM ; /* ADC 0 TRACK MODE */
+__sbit __at 0xEF AD0EN ; /* ADC 0 ENABLE */
+
+/* ADC1CN 0xE8 */
+__sbit __at 0xE9 AD1CM0 ; /* ADC 1 CONVERT START MODE BIT 0 */
+__sbit __at 0xEA AD1CM1 ; /* ADC 1 CONVERT START MODE BIT 1 */
+__sbit __at 0xEB AD1CM2 ; /* ADC 1 CONVERT START MODE BIT 1 */
+__sbit __at 0xEC AD1BUSY ; /* ADC 1 BUSY FLAG */
+__sbit __at 0xED AD1INT ; /* ADC 1 EOC INTERRUPT FLAG */
+__sbit __at 0xEE AD1TM ; /* ADC 1 TRACK MODE */
+__sbit __at 0xEF AD1EN ; /* ADC 1 ENABLE */
+
+/* ADC2CN 0xE8 */
+__sbit __at 0xE8 AD2LJST ; /* ADC 2 LEFT JUSTIFY SELECT */
+__sbit __at 0xE9 AD2WINT ; /* ADC 2 WINDOW INTERRUPT FLAG */
+__sbit __at 0xEA AD2CM0 ; /* ADC 2 CONVERT START MODE BIT 0 */
+__sbit __at 0xEB AD2CM1 ; /* ADC 2 CONVERT START MODE BIT 1 */
+__sbit __at 0xEC AD2BUSY ; /* ADC 2 BUSY FLAG */
+__sbit __at 0xED AD2INT ; /* ADC 2 EOC INTERRUPT FLAG */
+__sbit __at 0xEE AD2TM ; /* ADC 2 TRACK MODE */
+__sbit __at 0xEF AD2EN ; /* ADC 2 ENABLE */
+
+/* P6 0xE8 */
+__sbit __at 0xE8 P6_0 ;
+__sbit __at 0xE9 P6_1 ;
+__sbit __at 0xEA P6_2 ;
+__sbit __at 0xEB P6_3 ;
+__sbit __at 0xEC P6_4 ;
+__sbit __at 0xED P6_5 ;
+__sbit __at 0xEE P6_6 ;
+__sbit __at 0xEF P6_7 ;
+
+/* SPI0CN 0xF8 */
+__sbit __at 0xF8 SPIEN ; /* SPI 0 SPI ENABLE */
+__sbit __at 0xF9 TXBMT ; /* SPI 0 TX BUFFER EMPTY FLAG */
+__sbit __at 0xFA NSSMD0 ; /* SPI 0 SLAVE SELECT MODE 0 */
+__sbit __at 0xFB NSSMD1 ; /* SPI 0 SLAVE SELECT MODE 1 */
+__sbit __at 0xFC RXOVRN ; /* SPI 0 RX OVERRUN FLAG */
+__sbit __at 0xFD MODF ; /* SPI 0 MODE FAULT FLAG */
+__sbit __at 0xFE WCOL ; /* SPI 0 WRITE COLLISION FLAG */
+__sbit __at 0xFF SPIF ; /* SPI 0 INTERRUPT FLAG */
+
+/* CAN0CN 0xF8 */
+__sbit __at 0xF8 CANINIT ; /* CAN INITIALIZATION */
+__sbit __at 0xF9 CANIE ; /* CAN MODULE INTERRUPT ENABLE */
+__sbit __at 0xFA CANSIE ; /* CAN STATUS CHANGE INTERRUPT ENABLE */
+__sbit __at 0xFB CANEIE ; /* CAN ERROR INTERRUPT ENABLE */
+__sbit __at 0xFC CANIF ; /* CAN INTERRUPT FLAG */
+__sbit __at 0xFD CANDAR ; /* CAN DISABLE AUTOMATIC RETRANSMISSION */
+__sbit __at 0xFE CANCCE ; /* CAN CONFIGURATION CHANGE ENABLE */
+__sbit __at 0xFF CANTEST ; /* CAN TEST MODE ENABLE */
+
+/* DMA0CF 0xF8 */
+__sbit __at 0xF8 DMA0EO ; /* END-OF-OPERATION FLAG */
+__sbit __at 0xF9 DMA0EOE ; /* END-OF-OPERATION INTERRUPT ENABLE */
+__sbit __at 0xFA DMA0CI ; /* REPEAT COUNTER OVERFLOW FLAG */
+__sbit __at 0xFB DMA0CIE ; /* REPEAT COUNTER OVERFLOW INTERRUPT ENABLE */
+__sbit __at 0xFE DMA0XBY ; /* OFF-CHIP XRAM BUSY FLAG */
+__sbit __at 0xFF DMA0HLT ; /* HALT DMA0 OFF-CHIP XRAM ACCESS */
+
+/* P7 0xF8 */
+__sbit __at 0xF8 P7_0 ;
+__sbit __at 0xF9 P7_1 ;
+__sbit __at 0xFA P7_2 ;
+__sbit __at 0xFB P7_3 ;
+__sbit __at 0xFC P7_4 ;
+__sbit __at 0xFD P7_5 ;
+__sbit __at 0xFE P7_6 ;
+__sbit __at 0xFF P7_7 ;
+
+
+/* Predefined SFR Bit Masks */
+
+#define IDLE 0x01 /* PCON */
+#define STOP 0x02 /* PCON */
+#define ECCF 0x01 /* PCA0CPMn */
+#define PWM 0x02 /* PCA0CPMn */
+#define TOG 0x04 /* PCA0CPMn */
+#define MAT 0x08 /* PCA0CPMn */
+#define CAPN 0x10 /* PCA0CPMn */
+#define CAPP 0x20 /* PCA0CPMn */
+#define ECOM 0x40 /* PCA0CPMn */
+#define PWM16 0x80 /* PCA0CPMn */
+#define PORSF 0x02 /* RSTSRC */
+#define SWRSF 0x10 /* RSTSRC */
+
+
+/* SFR PAGE DEFINITIONS */
+
+#define CONFIG_PAGE 0x0F /* SYSTEM AND PORT CONFIGURATION PAGE */
+#define LEGACY_PAGE 0x00 /* LEGACY SFR PAGE */
+#define TIMER01_PAGE 0x00 /* TIMER 0 AND TIMER 1 */
+#define CPT0_PAGE 0x01 /* COMPARATOR 0 */
+#define CPT1_PAGE 0x02 /* COMPARATOR 1 */
+#define CPT2_PAGE 0x03 /* COMPARATOR 2 */
+#define UART0_PAGE 0x00 /* UART 0 */
+#define UART1_PAGE 0x01 /* UART 1 */
+#define SPI0_PAGE 0x00 /* SPI 0 */
+#define EMI0_PAGE 0x00 /* EXTERNAL MEMORY INTERFACE */
+#define ADC0_PAGE 0x00 /* ADC 0 */
+#define ADC1_PAGE 0x01 /* ADC 1 */
+#define ADC2_PAGE 0x02 /* ADC 2 */
+#define SMB0_PAGE 0x00 /* SMBUS 0 */
+#define TMR2_PAGE 0x00 /* TIMER 2 */
+#define TMR3_PAGE 0x01 /* TIMER 3 */
+#define TMR4_PAGE 0x02 /* TIMER 4 */
+#define DAC0_PAGE 0x00 /* DAC 0 */
+#define DAC1_PAGE 0x01 /* DAC 1 */
+#define PCA0_PAGE 0x00 /* PCA 0 */
+#define DMA0_PAGE 0x03 /* DMA 0 */
+#define CAN0_PAGE 0x01 /* CAN 0 */
+
+#endif
--- /dev/null
+/*---------------------------------------------------------------------------
+ Register Declarations for the Cygnal/SiLabs C8051F12x-F13x Processor Range
+
+ Copyright (C) 2003 - Maarten Brock, sourceforge.brock@dse.nl
+
+ This library is free software; you can redistribute it and/or
+ modify it under the terms of the GNU Lesser General Public
+ License as published by the Free Software Foundation; either
+ version 2.1 of the License, or (at your option) any later version.
+
+ This library is distributed in the hope that it will be useful,
+ but WITHOUT ANY WARRANTY; without even the implied warranty of
+ MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
+ Lesser General Public License for more details.
+
+ You should have received a copy of the GNU Lesser General Public
+ License along with this library; if not, write to the Free Software
+ Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
+---------------------------------------------------------------------------*/
+
+#ifndef C8051F120_H
+#define C8051F120_H
+
+
+/* BYTE Registers */
+
+/* All Pages */
+__sfr __at (0x80) P0 ; /* PORT 0 */
+__sfr __at (0x81) SP ; /* STACK POINTER */
+__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
+__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
+__sfr __at (0x84) SFRPAGE ; /* SFR PAGE SELECT */
+__sfr __at (0x85) SFRNEXT ; /* SFR STACK NEXT PAGE */
+__sfr __at (0x86) SFRLAST ; /* SFR STACK LAST PAGE */
+__sfr __at (0x87) PCON ; /* POWER CONTROL */
+__sfr __at (0x90) P1 ; /* PORT 1 */
+__sfr __at (0xA0) P2 ; /* PORT 2 */
+__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
+__sfr __at (0xB0) P3 ; /* PORT 3 */
+__sfr __at (0xB1) PSBANK ; /* FLASH BANK SELECT */
+__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
+__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
+__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
+__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
+__sfr __at (0xE7) EIE2 ; /* EXTERNAL INTERRUPT ENABLE 2 */
+__sfr __at (0xF0) B ; /* B REGISTER */
+__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
+__sfr __at (0xF7) EIP2 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 2 */
+__sfr __at (0xFF) WDTCN ; /* WATCHDOG TIMER CONTROL */
+
+/* Page 0x00 */
+__sfr __at (0x88) TCON ; /* TIMER CONTROL */
+__sfr __at (0x89) TMOD ; /* TIMER MODE */
+__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
+__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
+__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
+__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
+__sfr __at (0x8E) CKCON ; /* TIMER 0/1 CLOCK CONTROL */
+__sfr __at (0x8F) PSCTL ; /* FLASH WRITE/ERASE CONTROL */
+__sfr __at (0x91) SSTA0 ; /* UART 0 STATUS */
+__sfr __at (0x98) SCON0 ; /* UART 0 CONTROL */
+__sfr __at (0x98) SCON ; /* UART 0 CONTROL */
+__sfr __at (0x99) SBUF0 ; /* UART 0 BUFFER */
+__sfr __at (0x99) SBUF ; /* UART 0 BUFFER */
+__sfr __at (0x9A) SPI0CFG ; /* SPI 0 CONFIGURATION */
+__sfr __at (0x9B) SPI0DAT ; /* SPI 0 DATA */
+__sfr __at (0x9D) SPI0CKR ; /* SPI 0 CLOCK RATE CONTROL */
+__sfr __at (0xA1) EMI0TC ; /* EMIF TIMING CONTROL */
+__sfr __at (0xA2) EMI0CN ; /* EMIF CONTROL */
+__sfr __at (0xA2) _XPAGE ; /* XDATA/PDATA PAGE */
+__sfr __at (0xA3) EMI0CF ; /* EMIF CONFIGURATION */
+__sfr __at (0xA9) SADDR0 ; /* UART 0 SLAVE ADDRESS */
+__sfr __at (0xB7) FLSCL ; /* FLASH SCALE */
+__sfr __at (0xB9) SADEN0 ; /* UART 0 SLAVE ADDRESS MASK */
+__sfr __at (0xBA) AMX0CF ; /* ADC 0 MUX CONFIGURATION */
+__sfr __at (0xBB) AMX0SL ; /* ADC 0 MUX CHANNEL SELECTION */
+__sfr __at (0xBC) ADC0CF ; /* ADC 0 CONFIGURATION */
+__sfr __at (0xBE) ADC0L ; /* ADC 0 DATA - LOW BYTE */
+__sfr __at (0xBF) ADC0H ; /* ADC 0 DATA - HIGH BYTE */
+__sfr __at (0xC0) SMB0CN ; /* SMBUS 0 CONTROL */
+__sfr __at (0xC1) SMB0STA ; /* SMBUS 0 STATUS */
+__sfr __at (0xC2) SMB0DAT ; /* SMBUS 0 DATA */
+__sfr __at (0xC3) SMB0ADR ; /* SMBUS 0 SLAVE ADDRESS */
+__sfr __at (0xC4) ADC0GTL ; /* ADC 0 GREATER-THAN REGISTER - LOW BYTE */
+__sfr __at (0xC5) ADC0GTH ; /* ADC 0 GREATER-THAN REGISTER - HIGH BYTE */
+__sfr __at (0xC6) ADC0LTL ; /* ADC 0 LESS-THAN REGISTER - LOW BYTE */
+__sfr __at (0xC7) ADC0LTH ; /* ADC 0 LESS-THAN REGISTER - HIGH BYTE */
+__sfr __at (0xC8) TMR2CN ; /* TIMER 2 CONTROL */
+__sfr __at (0xC9) TMR2CF ; /* TIMER 2 CONFIGURATION */
+__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0xCC) TMR2L ; /* TIMER 2 - LOW BYTE */
+__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
+__sfr __at (0xCD) TMR2H ; /* TIMER 2 - HIGH BYTE */
+__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
+__sfr __at (0xCF) SMB0CR ; /* SMBUS 0 CLOCK RATE */
+__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
+__sfr __at (0xD2) DAC0L ; /* DAC 0 REGISTER - LOW BYTE */
+__sfr __at (0xD3) DAC0H ; /* DAC 0 REGISTER - HIGH BYTE */
+__sfr __at (0xD4) DAC0CN ; /* DAC 0 CONTROL */
+__sfr __at (0xD8) PCA0CN ; /* PCA 0 COUNTER CONTROL */
+__sfr __at (0xD9) PCA0MD ; /* PCA 0 COUNTER MODE */
+__sfr __at (0xDA) PCA0CPM0 ; /* PCA 0 MODULE 0 CONTROL */
+__sfr __at (0xDB) PCA0CPM1 ; /* PCA 0 MODULE 1 CONTROL */
+__sfr __at (0xDC) PCA0CPM2 ; /* PCA 0 MODULE 2 CONTROL */
+__sfr __at (0xDD) PCA0CPM3 ; /* PCA 0 MODULE 3 CONTROL */
+__sfr __at (0xDE) PCA0CPM4 ; /* PCA 0 MODULE 4 CONTROL */
+__sfr __at (0xDF) PCA0CPM5 ; /* PCA 0 MODULE 5 CONTROL */
+__sfr __at (0xE1) PCA0CPL5 ; /* PCA 0 MODULE 5 CAPTURE/COMPARE - LOW BYTE */
+__sfr __at (0xE2) PCA0CPH5 ; /* PCA 0 MODULE 5 CAPTURE/COMPARE - HIGH BYTE */
+__sfr __at (0xE8) ADC0CN ; /* ADC 0 CONTROL */
+__sfr __at (0xE9) PCA0CPL2 ; /* PCA 0 MODULE 2 CAPTURE/COMPARE - LOW BYTE */
+__sfr __at (0xEA) PCA0CPH2 ; /* PCA 0 MODULE 2 CAPTURE/COMPARE - HIGH BYTE */
+__sfr __at (0xEB) PCA0CPL3 ; /* PCA 0 MODULE 3 CAPTURE/COMPARE - LOW BYTE */
+__sfr __at (0xEC) PCA0CPH3 ; /* PCA 0 MODULE 3 CAPTURE/COMPARE - HIGH BYTE */
+__sfr __at (0xED) PCA0CPL4 ; /* PCA 0 MODULE 4 CAPTURE/COMPARE - LOW BYTE */
+__sfr __at (0xEE) PCA0CPH4 ; /* PCA 0 MODULE 4 CAPTURE/COMPARE - HIGH BYTE */
+__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
+__sfr __at (0xF8) SPI0CN ; /* SPI 0 CONTROL */
+__sfr __at (0xF9) PCA0L ; /* PCA 0 TIMER - LOW BYTE */
+__sfr __at (0xFA) PCA0H ; /* PCA 0 TIMER - HIGH BYTE */
+__sfr __at (0xFB) PCA0CPL0 ; /* PCA 0 MODULE 0 CAPTURE/COMPARE - LOW BYTE */
+__sfr __at (0xFC) PCA0CPH0 ; /* PCA 0 MODULE 0 CAPTURE/COMPARE - HIGH BYTE */
+__sfr __at (0xFD) PCA0CPL1 ; /* PCA 0 MODULE 1 CAPTURE/COMPARE - LOW BYTE */
+__sfr __at (0xFE) PCA0CPH1 ; /* PCA 0 MODULE 1 CAPTURE/COMPARE - HIGH BYTE */
+
+/* Page 0x01 */
+__sfr __at (0x88) CPT0CN ; /* COMPARATOR 0 CONTROL */
+__sfr __at (0x89) CPT0MD ; /* COMPARATOR 0 CONFIGURATION */
+__sfr __at (0x98) SCON1 ; /* UART 1 CONTROL */
+__sfr __at (0x99) SBUF1 ; /* UART 1 BUFFER */
+__sfr __at (0xC8) TMR3CN ; /* TIMER 3 CONTROL */
+__sfr __at (0xC9) TMR3CF ; /* TIMER 3 CONFIGURATION */
+__sfr __at (0xCA) RCAP3L ; /* TIMER 3 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0xCB) RCAP3H ; /* TIMER 3 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0xCC) TMR3L ; /* TIMER 3 - LOW BYTE */
+__sfr __at (0xCD) TMR3H ; /* TIMER 3 - HIGH BYTE */
+__sfr __at (0xD2) DAC1L ; /* DAC 1 REGISTER - LOW BYTE */
+__sfr __at (0xD3) DAC1H ; /* DAC 1 REGISTER - HIGH BYTE */
+__sfr __at (0xD4) DAC1CN ; /* DAC 1 CONTROL */
+
+/* Page 0x02 */
+__sfr __at (0x88) CPT1CN ; /* COMPARATOR 1 CONTROL */
+__sfr __at (0x89) CPT1MD ; /* COMPARATOR 1 CONFIGURATION */
+__sfr __at (0xBA) AMX2CF ; /* ADC 2 MUX CONFIGURATION */
+__sfr __at (0xBB) AMX2SL ; /* ADC 2 MUX CHANNEL SELECTION */
+__sfr __at (0xBC) ADC2CF ; /* ADC 2 CONFIGURATION */
+__sfr __at (0xBE) ADC2 ; /* ADC 2 DATA */
+__sfr __at (0xC4) ADC2GT ; /* ADC 2 GREATER-THAN REGISTER */
+__sfr __at (0xC6) ADC2LT ; /* ADC 2 LESS-THAN REGISTER */
+__sfr __at (0xC8) TMR4CN ; /* TIMER 4 CONTROL */
+__sfr __at (0xC9) TMR4CF ; /* TIMER 4 CONFIGURATION */
+__sfr __at (0xCA) RCAP4L ; /* TIMER 4 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0xCB) RCAP4H ; /* TIMER 4 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0xCC) TMR4L ; /* TIMER 4 - LOW BYTE */
+__sfr __at (0xCD) TMR4H ; /* TIMER 4 - HIGH BYTE */
+__sfr __at (0xE8) ADC2CN ; /* ADC 2 CONTROL */
+
+/* Page 0x03 */
+__sfr __at (0x91) MAC0BL ; /* MAC0 B Register Low Byte */
+__sfr __at (0x92) MAC0BH ; /* MAC0 B Register High Byte */
+__sfr __at (0x93) MAC0ACC0 ; /* MAC0 Accumulator Byte 0 (LSB) */
+__sfr __at (0x94) MAC0ACC1 ; /* MAC0 Accumulator Byte 1 */
+__sfr __at (0x95) MAC0ACC2 ; /* MAC0 Accumulator Byte 2 */
+__sfr __at (0x96) MAC0ACC3 ; /* MAC0 Accumulator Byte 3 (MSB) */
+__sfr __at (0x97) MAC0OVR ; /* MAC0 Accumulator Overflow */
+__sfr __at (0xC0) MAC0STA ; /* MAC0 Status Register */
+__sfr __at (0xC1) MAC0AL ; /* MAC0 A Register Low Byte */
+__sfr __at (0xC2) MAC0AH ; /* MAC0 A Register High Byte */
+__sfr __at (0xC3) MAC0CF ; /* MAC0 Configuration */
+__sfr __at (0xCE) MAC0RNDL ; /* MAC0 Rounding Register Low Byte */
+__sfr __at (0xCF) MAC0RNDH ; /* MAC0 Rounding Register High Byte */
+
+/* Page 0x0F */
+__sfr __at (0x88) FLSTAT ; /* FLASH STATUS */
+__sfr __at (0x89) PLL0CN ; /* PLL 0 CONTROL */
+__sfr __at (0x8A) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
+__sfr __at (0x8B) OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */
+__sfr __at (0x8C) OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
+__sfr __at (0x8D) PLL0DIV ; /* PLL 0 DIVIDER */
+__sfr __at (0x8E) PLL0MUL ; /* PLL 0 MULTIPLIER */
+__sfr __at (0x8F) PLL0FLT ; /* PLL 0 FILTER */
+__sfr __at (0x96) SFRPGCN ; /* SFR PAGE CONTROL */
+__sfr __at (0x97) CLKSEL ; /* SYSTEM CLOCK SELECT */
+__sfr __at (0x9A) CCH0MA ; /* CACHE MISS ACCUMULATOR */
+__sfr __at (0x9C) P4MDOUT ; /* PORT 4 OUTPUT MODE */
+__sfr __at (0x9D) P5MDOUT ; /* PORT 5 OUTPUT MODE */
+__sfr __at (0x9E) P6MDOUT ; /* PORT 6 OUTPUT MODE */
+__sfr __at (0x9F) P7MDOUT ; /* PORT 7 OUTPUT MODE */
+__sfr __at (0xA1) CCH0CN ; /* CACHE CONTROL */
+__sfr __at (0xA2) CCH0TN ; /* CACHE TUNING REGISTER */
+__sfr __at (0xA3) CCH0LC ; /* CACHE LOCK */
+__sfr __at (0xA4) P0MDOUT ; /* PORT 0 OUTPUT MODE */
+__sfr __at (0xA5) P1MDOUT ; /* PORT 1 OUTPUT MODE */
+__sfr __at (0xA6) P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA7) P3MDOUT ; /* PORT 3 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xAD) P1MDIN ; /* PORT 1 INPUT MODE */
+__sfr __at (0xB7) FLACL ; /* FLASH ACCESS LIMIT */
+__sfr __at (0xC8) P4 ; /* PORT 4 */
+__sfr __at (0xD8) P5 ; /* PORT 5 */
+__sfr __at (0xE1) XBR0 ; /* CROSSBAR CONFIGURATION REGISTER 0 */
+__sfr __at (0xE2) XBR1 ; /* CROSSBAR CONFIGURATION REGISTER 1 */
+__sfr __at (0xE3) XBR2 ; /* CROSSBAR CONFIGURATION REGISTER 2 */
+__sfr __at (0xE8) P6 ; /* PORT 6 */
+__sfr __at (0xF8) P7 ; /* PORT 7 */
+
+
+/* WORD/DWORD Registers */
+
+/* Page 0x00 */
+__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
+__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
+__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
+__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
+__sfr16 __at (0xBFBE) ADC0 ; /* ADC 0 DATA WORD */
+__sfr16 __at (0xC5C4) ADC0GT ; /* ADC 0 GREATER-THAN REGISTER WORD */
+__sfr16 __at (0xC7C6) ADC0LT ; /* ADC 0 LESS-THAN REGISTER WORD */
+__sfr16 __at (0xD3D2) DAC0 ; /* DAC 0 REGISTER WORD */
+__sfr16 __at (0xFAF9) PCA0 ; /* PCA 0 TIMER COUNTER */
+__sfr16 __at (0xFCFB) PCA0CP0 ; /* PCA 0 MODULE 0 CAPTURE/COMPARE WORD */
+__sfr16 __at (0xFEFD) PCA0CP1 ; /* PCA 0 MODULE 1 CAPTURE/COMPARE WORD */
+__sfr16 __at (0xEAE9) PCA0CP2 ; /* PCA 0 MODULE 2 CAPTURE/COMPARE WORD */
+__sfr16 __at (0xECEB) PCA0CP3 ; /* PCA 0 MODULE 3 CAPTURE/COMPARE WORD */
+__sfr16 __at (0xEEED) PCA0CP4 ; /* PCA 0 MODULE 4 CAPTURE/COMPARE WORD */
+__sfr16 __at (0xE2E1) PCA0CP5 ; /* PCA 0 MODULE 5 CAPTURE/COMPARE WORD */
+
+/* Page 0x01 */
+__sfr16 __at (0xCDCC) TMR3 ; /* TIMER 3 COUNTER */
+__sfr16 __at (0xCBCA) RCAP3 ; /* TIMER 3 CAPTURE REGISTER WORD */
+__sfr16 __at (0xD3D2) DAC1 ; /* DAC 1 REGISTER WORD */
+
+/* Page 0x02 */
+__sfr16 __at (0xCDCC) TMR4 ; /* TIMER 4 COUNTER */
+__sfr16 __at (0xCBCA) RCAP4 ; /* TIMER 4 CAPTURE REGISTER WORD */
+
+/* Page 0x03 */
+__sfr16 __at (0xC2C1) MAC0A ; /* MAC0 A Register */
+ /* No sfr16 definition for MAC0B because MAC0BL must be written last */
+__sfr32 __at (0x96959493) MAC0ACC ; /* MAC0 Accumulator */
+__sfr16 __at (0xCFCE) MAC0RND ; /* MAC0 Rounding Register */
+
+
+/* BIT Registers */
+
+/* P0 0x80 */
+__sbit __at (0x80) P0_0 ;
+__sbit __at (0x81) P0_1 ;
+__sbit __at (0x82) P0_2 ;
+__sbit __at (0x83) P0_3 ;
+__sbit __at (0x84) P0_4 ;
+__sbit __at (0x85) P0_5 ;
+__sbit __at (0x86) P0_6 ;
+__sbit __at (0x87) P0_7 ;
+
+/* TCON 0x88 */
+__sbit __at (0x88) IT0 ; /* EXT. INTERRUPT 0 TYPE */
+__sbit __at (0x89) IE0 ; /* EXT. INTERRUPT 0 EDGE FLAG */
+__sbit __at (0x8A) IT1 ; /* EXT. INTERRUPT 1 TYPE */
+__sbit __at (0x8B) IE1 ; /* EXT. INTERRUPT 1 EDGE FLAG */
+__sbit __at (0x8C) TR0 ; /* TIMER 0 ON/OFF CONTROL */
+__sbit __at (0x8D) TF0 ; /* TIMER 0 OVERFLOW FLAG */
+__sbit __at (0x8E) TR1 ; /* TIMER 1 ON/OFF CONTROL */
+__sbit __at (0x8F) TF1 ; /* TIMER 1 OVERFLOW FLAG */
+
+/* CPT0CN 0x88 */
+__sbit __at (0x88) CP0HYN0 ; /* COMPARATOR 0 NEGATIVE HYSTERESIS 0 */
+__sbit __at (0x89) CP0HYN1 ; /* COMPARATOR 0 NEGATIVE HYSTERESIS 1 */
+__sbit __at (0x8A) CP0HYP0 ; /* COMPARATOR 0 POSITIVE HYSTERESIS 0 */
+__sbit __at (0x8B) CP0HYP1 ; /* COMPARATOR 0 POSITIVE HYSTERESIS 1 */
+__sbit __at (0x8C) CP0FIF ; /* COMPARATOR 0 FALLING EDGE INTERRUPT */
+__sbit __at (0x8D) CP0RIF ; /* COMPARATOR 0 RISING EDGE INTERRUPT */
+__sbit __at (0x8E) CP0OUT ; /* COMPARATOR 0 OUTPUT */
+__sbit __at (0x8F) CP0EN ; /* COMPARATOR 0 ENABLE */
+
+/* CPT1CN 0x88 */
+__sbit __at (0x88) CP1HYN0 ; /* COMPARATOR 1 NEGATIVE HYSTERESIS 0 */
+__sbit __at (0x89) CP1HYN1 ; /* COMPARATOR 1 NEGATIVE HYSTERESIS 1 */
+__sbit __at (0x8A) CP1HYP0 ; /* COMPARATOR 1 POSITIVE HYSTERESIS 0 */
+__sbit __at (0x8B) CP1HYP1 ; /* COMPARATOR 1 POSITIVE HYSTERESIS 1 */
+__sbit __at (0x8C) CP1FIF ; /* COMPARATOR 1 FALLING EDGE INTERRUPT */
+__sbit __at (0x8D) CP1RIF ; /* COMPARATOR 1 RISING EDGE INTERRUPT */
+__sbit __at (0x8E) CP1OUT ; /* COMPARATOR 1 OUTPUT */
+__sbit __at (0x8F) CP1EN ; /* COMPARATOR 1 ENABLE */
+
+/* FLSTAT 0x88 */
+__sbit __at (0x88) FLHBUSY ; /* FLASH BUSY */
+
+/* P1 0x90 */
+__sbit __at (0x90) P1_0 ;
+__sbit __at (0x91) P1_1 ;
+__sbit __at (0x92) P1_2 ;
+__sbit __at (0x93) P1_3 ;
+__sbit __at (0x94) P1_4 ;
+__sbit __at (0x95) P1_5 ;
+__sbit __at (0x96) P1_6 ;
+__sbit __at (0x97) P1_7 ;
+
+/* SCON0 0x98 */
+__sbit __at (0x98) RI0 ; /* UART 0 RX INTERRUPT FLAG */
+__sbit __at (0x98) RI ; /* UART 0 RX INTERRUPT FLAG */
+__sbit __at (0x99) TI0 ; /* UART 0 TX INTERRUPT FLAG */
+__sbit __at (0x99) TI ; /* UART 0 TX INTERRUPT FLAG */
+__sbit __at (0x9A) RB80 ; /* UART 0 RX BIT 8 */
+__sbit __at (0x9B) TB80 ; /* UART 0 TX BIT 8 */
+__sbit __at (0x9C) REN0 ; /* UART 0 RX ENABLE */
+__sbit __at (0x9C) REN ; /* UART 0 RX ENABLE */
+__sbit __at (0x9D) SM20 ; /* UART 0 MULTIPROCESSOR EN */
+__sbit __at (0x9E) SM10 ; /* UART 0 MODE 1 */
+__sbit __at (0x9F) SM00 ; /* UART 0 MODE 0 */
+
+/* SCON1 0x98 */
+__sbit __at (0x98) RI1 ; /* UART 1 RX INTERRUPT FLAG */
+__sbit __at (0x99) TI1 ; /* UART 1 TX INTERRUPT FLAG */
+__sbit __at (0x9A) RB81 ; /* UART 1 RX BIT 8 */
+__sbit __at (0x9B) TB81 ; /* UART 1 TX BIT 8 */
+__sbit __at (0x9C) REN1 ; /* UART 1 RX ENABLE */
+__sbit __at (0x9D) MCE1 ; /* UART 1 MCE */
+__sbit __at (0x9F) S1MODE ; /* UART 1 MODE */
+
+/* P2 0xA0 */
+__sbit __at (0xA0) P2_0 ;
+__sbit __at (0xA1) P2_1 ;
+__sbit __at (0xA2) P2_2 ;
+__sbit __at (0xA3) P2_3 ;
+__sbit __at (0xA4) P2_4 ;
+__sbit __at (0xA5) P2_5 ;
+__sbit __at (0xA6) P2_6 ;
+__sbit __at (0xA7) P2_7 ;
+
+/* IE 0xA8 */
+__sbit __at (0xA8) EX0 ; /* EXTERNAL INTERRUPT 0 ENABLE */
+__sbit __at (0xA9) ET0 ; /* TIMER 0 INTERRUPT ENABLE */
+__sbit __at (0xAA) EX1 ; /* EXTERNAL INTERRUPT 1 ENABLE */
+__sbit __at (0xAB) ET1 ; /* TIMER 1 INTERRUPT ENABLE */
+__sbit __at (0xAC) ES0 ; /* UART0 INTERRUPT ENABLE */
+__sbit __at (0xAC) ES ; /* UART0 INTERRUPT ENABLE */
+__sbit __at (0xAD) ET2 ; /* TIMER 2 INTERRUPT ENABLE */
+__sbit __at (0xAF) EA ; /* GLOBAL INTERRUPT ENABLE */
+
+/* P3 0xB0 */
+__sbit __at (0xB0) P3_0 ;
+__sbit __at (0xB1) P3_1 ;
+__sbit __at (0xB2) P3_2 ;
+__sbit __at (0xB3) P3_3 ;
+__sbit __at (0xB4) P3_4 ;
+__sbit __at (0xB5) P3_5 ;
+__sbit __at (0xB6) P3_6 ;
+__sbit __at (0xB7) P3_7 ;
+
+/* IP 0xB8 */
+__sbit __at (0xB8) PX0 ; /* EXTERNAL INTERRUPT 0 PRIORITY */
+__sbit __at (0xB9) PT0 ; /* TIMER 0 PRIORITY */
+__sbit __at (0xBA) PX1 ; /* EXTERNAL INTERRUPT 1 PRIORITY */
+__sbit __at (0xBB) PT1 ; /* TIMER 1 PRIORITY */
+__sbit __at (0xBC) PS0 ; /* SERIAL PORT PRIORITY */
+__sbit __at (0xBC) PS ; /* SERIAL PORT PRIORITY */
+__sbit __at (0xBD) PT2 ; /* TIMER 2 PRIORITY */
+
+/* SMB0CN 0xC0 */
+__sbit __at (0xC0) SMBTOE ; /* SMBUS 0 TIMEOUT ENABLE */
+__sbit __at (0xC1) SMBFTE ; /* SMBUS 0 FREE TIMER ENABLE */
+__sbit __at (0xC2) AA ; /* SMBUS 0 ASSERT/ACKNOWLEDGE FLAG */
+__sbit __at (0xC3) SI ; /* SMBUS 0 INTERRUPT PENDING FLAG */
+__sbit __at (0xC4) STO ; /* SMBUS 0 STOP FLAG */
+__sbit __at (0xC5) STA ; /* SMBUS 0 START FLAG */
+__sbit __at (0xC6) ENSMB ; /* SMBUS 0 ENABLE */
+__sbit __at (0xC7) BUSY ; /* SMBUS 0 BUSY */
+
+/* MAC0STA 0xC0 */
+__sbit __at (0xC0) MAC0N ; /* MAC 0 NEGATIVE FLAG */
+__sbit __at (0xC1) MAC0SO ; /* MAC 0 SOFT OVERFLOW FLAG */
+__sbit __at (0xC2) MAC0Z ; /* MAC 0 ZERO FLAG */
+__sbit __at (0xC3) MAC0HO ; /* MAC 0 HARD OVERFLOW FLAG */
+
+/* TMR2CN 0xC8 */
+__sbit __at (0xC8) CPRL2 ; /* TIMER 2 CAPTURE SELECT */
+__sbit __at (0xC9) CT2 ; /* TIMER 2 COUNTER SELECT */
+__sbit __at (0xCA) TR2 ; /* TIMER 2 ON/OFF CONTROL */
+__sbit __at (0xCB) EXEN2 ; /* TIMER 2 EXTERNAL ENABLE FLAG */
+__sbit __at (0xCE) EXF2 ; /* TIMER 2 EXTERNAL FLAG */
+__sbit __at (0xCF) TF2 ; /* TIMER 2 OVERFLOW FLAG */
+
+/* TMR3CN 0xC8 */
+__sbit __at (0xC8) CPRL3 ; /* TIMER 3 CAPTURE SELECT */
+__sbit __at (0xC9) CT3 ; /* TIMER 3 COUNTER SELECT */
+__sbit __at (0xCA) TR3 ; /* TIMER 3 ON/OFF CONTROL */
+__sbit __at (0xCB) EXEN3 ; /* TIMER 3 EXTERNAL ENABLE FLAG */
+__sbit __at (0xCE) EXF3 ; /* TIMER 3 EXTERNAL FLAG */
+__sbit __at (0xCF) TF3 ; /* TIMER 3 OVERFLOW FLAG */
+
+/* TMR4CN 0xC8 */
+__sbit __at (0xC8) CPRL4 ; /* TIMER 4 CAPTURE SELECT */
+__sbit __at (0xC9) CT4 ; /* TIMER 4 COUNTER SELECT */
+__sbit __at (0xCA) TR4 ; /* TIMER 4 ON/OFF CONTROL */
+__sbit __at (0xCB) EXEN4 ; /* TIMER 4 EXTERNAL ENABLE FLAG */
+__sbit __at (0xCE) EXF4 ; /* TIMER 4 EXTERNAL FLAG */
+__sbit __at (0xCF) TF4 ; /* TIMER 4 OVERFLOW FLAG */
+
+/* P4 0xC8 */
+__sbit __at (0xC8) P4_0 ;
+__sbit __at (0xC9) P4_1 ;
+__sbit __at (0xCA) P4_2 ;
+__sbit __at (0xCB) P4_3 ;
+__sbit __at (0xCC) P4_4 ;
+__sbit __at (0xCD) P4_5 ;
+__sbit __at (0xCE) P4_6 ;
+__sbit __at (0xCF) P4_7 ;
+
+/* PSW 0xD0 */
+__sbit __at (0xD0) P ; /* ACCUMULATOR PARITY FLAG */
+__sbit __at (0xD1) F1 ; /* USER FLAG 1 */
+__sbit __at (0xD2) OV ; /* OVERFLOW FLAG */
+__sbit __at (0xD3) RS0 ; /* REGISTER BANK SELECT 0 */
+__sbit __at (0xD4) RS1 ; /* REGISTER BANK SELECT 1 */
+__sbit __at (0xD5) F0 ; /* USER FLAG 0 */
+__sbit __at (0xD6) AC ; /* AUXILIARY CARRY FLAG */
+__sbit __at (0xD7) CY ; /* CARRY FLAG */
+
+/* PCA0CN D8H */
+__sbit __at (0xD8) CCF0 ; /* PCA 0 MODULE 0 INTERRUPT FLAG */
+__sbit __at (0xD9) CCF1 ; /* PCA 0 MODULE 1 INTERRUPT FLAG */
+__sbit __at (0xDA) CCF2 ; /* PCA 0 MODULE 2 INTERRUPT FLAG */
+__sbit __at (0xDB) CCF3 ; /* PCA 0 MODULE 3 INTERRUPT FLAG */
+__sbit __at (0xDC) CCF4 ; /* PCA 0 MODULE 4 INTERRUPT FLAG */
+__sbit __at (0xDD) CCF5 ; /* PCA 0 MODULE 5 INTERRUPT FLAG */
+__sbit __at (0xDE) CR ; /* PCA 0 COUNTER RUN CONTROL BIT */
+__sbit __at (0xDF) CF ; /* PCA 0 COUNTER OVERFLOW FLAG */
+
+/* P5 0xD8 */
+__sbit __at (0xD8) P5_0 ;
+__sbit __at (0xD9) P5_1 ;
+__sbit __at (0xDA) P5_2 ;
+__sbit __at (0xDB) P5_3 ;
+__sbit __at (0xDC) P5_4 ;
+__sbit __at (0xDD) P5_5 ;
+__sbit __at (0xDE) P5_6 ;
+__sbit __at (0xDF) P5_7 ;
+
+/* ADC0CN E8H */
+__sbit __at (0xE8) AD0LJST ; /* ADC 0 RIGHT JUSTIFY DATA BIT */
+__sbit __at (0xE9) AD0WINT ; /* ADC 0 WINDOW INTERRUPT FLAG */
+__sbit __at (0xEA) AD0CM0 ; /* ADC 0 CONVERT START MODE BIT 0 */
+__sbit __at (0xEB) AD0CM1 ; /* ADC 0 CONVERT START MODE BIT 1 */
+__sbit __at (0xEC) AD0BUSY ; /* ADC 0 BUSY FLAG */
+__sbit __at (0xED) AD0INT ; /* ADC 0 EOC INTERRUPT FLAG */
+__sbit __at (0xEE) AD0TM ; /* ADC 0 TRACK MODE */
+__sbit __at (0xEF) AD0EN ; /* ADC 0 ENABLE */
+
+/* ADC2CN E8H */
+__sbit __at (0xE8) AD2WINT ; /* ADC 2 WINDOW INTERRUPT FLAG */
+__sbit __at (0xE9) AD2CM0 ; /* ADC 2 CONVERT START MODE BIT 0 */
+__sbit __at (0xEA) AD2CM1 ; /* ADC 2 CONVERT START MODE BIT 1 */
+__sbit __at (0xEB) AD2CM2 ; /* ADC 2 CONVERT START MODE BIT 2 */
+__sbit __at (0xEC) AD2BUSY ; /* ADC 2 BUSY FLAG */
+__sbit __at (0xED) AD2INT ; /* ADC 2 EOC INTERRUPT FLAG */
+__sbit __at (0xEE) AD2TM ; /* ADC 2 TRACK MODE */
+__sbit __at (0xEF) AD2EN ; /* ADC 2 ENABLE */
+
+/* P6 0xE8 */
+__sbit __at (0xE8) P6_0 ;
+__sbit __at (0xE9) P6_1 ;
+__sbit __at (0xEA) P6_2 ;
+__sbit __at (0xEB) P6_3 ;
+__sbit __at (0xEC) P6_4 ;
+__sbit __at (0xED) P6_5 ;
+__sbit __at (0xEE) P6_6 ;
+__sbit __at (0xEF) P6_7 ;
+
+/* SPI0CN F8H */
+__sbit __at (0xF8) SPIEN ; /* SPI 0 SPI ENABLE */
+__sbit __at (0xF9) TXBMT ; /* SPI 0 TX BUFFER EMPTY FLAG */
+__sbit __at (0xFA) NSSMD0 ; /* SPI 0 SLAVE SELECT MODE 0 */
+__sbit __at (0xFB) NSSMD1 ; /* SPI 0 SLAVE SELECT MODE 1 */
+__sbit __at (0xFC) RXOVRN ; /* SPI 0 RX OVERRUN FLAG */
+__sbit __at (0xFD) MODF ; /* SPI 0 MODE FAULT FLAG */
+__sbit __at (0xFE) WCOL ; /* SPI 0 WRITE COLLISION FLAG */
+__sbit __at (0xFF) SPIF ; /* SPI 0 INTERRUPT FLAG */
+
+/* P7 0xF8 */
+__sbit __at (0xF8) P7_0 ;
+__sbit __at (0xF9) P7_1 ;
+__sbit __at (0xFA) P7_2 ;
+__sbit __at (0xFB) P7_3 ;
+__sbit __at (0xFC) P7_4 ;
+__sbit __at (0xFD) P7_5 ;
+__sbit __at (0xFE) P7_6 ;
+__sbit __at (0xFF) P7_7 ;
+
+
+/* Predefined SFR Bit Masks */
+
+#define PCON_IDLE 0x01 /* PCON */
+#define PCON_STOP 0x02 /* PCON */
+#define ECCF 0x01 /* PCA0CPMn */
+#define PWM 0x02 /* PCA0CPMn */
+#define TOG 0x04 /* PCA0CPMn */
+#define MAT 0x08 /* PCA0CPMn */
+#define CAPN 0x10 /* PCA0CPMn */
+#define CAPP 0x20 /* PCA0CPMn */
+#define ECOM 0x40 /* PCA0CPMn */
+#define PWM16 0x80 /* PCA0CPMn */
+#define PINRSF 0x01 /* RSTSRC */
+#define PORSF 0x02 /* RSTSRC */
+#define SWRSF 0x10 /* RSTSRC */
+
+
+/* SFR PAGE DEFINITIONS */
+
+#define CONFIG_PAGE 0x0F /* SYSTEM AND PORT CONFIGURATION PAGE */
+#define LEGACY_PAGE 0x00 /* LEGACY SFR PAGE */
+#define TIMER01_PAGE 0x00 /* TIMER 0 AND TIMER 1 */
+#define CPT0_PAGE 0x01 /* COMPARATOR 0 */
+#define CPT1_PAGE 0x02 /* COMPARATOR 1 */
+#define UART0_PAGE 0x00 /* UART 0 */
+#define UART1_PAGE 0x01 /* UART 1 */
+#define SPI0_PAGE 0x00 /* SPI 0 */
+#define EMI0_PAGE 0x00 /* EXTERNAL MEMORY INTERFACE */
+#define ADC0_PAGE 0x00 /* ADC 0 */
+#define ADC2_PAGE 0x02 /* ADC 2 */
+#define SMB0_PAGE 0x00 /* SMBUS 0 */
+#define TMR2_PAGE 0x00 /* TIMER 2 */
+#define TMR3_PAGE 0x01 /* TIMER 3 */
+#define TMR4_PAGE 0x02 /* TIMER 4 */
+#define DAC0_PAGE 0x00 /* DAC 0 */
+#define DAC1_PAGE 0x01 /* DAC 1 */
+#define PCA0_PAGE 0x00 /* PCA 0 */
+#define PLL0_PAGE 0x0F /* PLL 0 */
+#define MAC0_PAGE 0x03 /* MULTIPLY / ACCUMULATE 0 */
+
+#endif
--- /dev/null
+/*---------------------------------------------------------------------------
+ Register Declarations for the Cygnal/SiLabs C8051F2xx Processor Range
+
+ Copyright (C) 2006 - Maarten Brock, sourceforge.brock@dse.nl
+
+ This library is free software; you can redistribute it and/or
+ modify it under the terms of the GNU Lesser General Public
+ License as published by the Free Software Foundation; either
+ version 2.1 of the License, or (at your option) any later version.
+
+ This library is distributed in the hope that it will be useful,
+ but WITHOUT ANY WARRANTY; without even the implied warranty of
+ MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
+ Lesser General Public License for more details.
+
+ You should have received a copy of the GNU Lesser General Public
+ License along with this library; if not, write to the Free Software
+ Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
+---------------------------------------------------------------------------*/
+
+#ifndef C8051F200_H
+#define C8051F200_H
+
+
+/* BYTE Registers */
+__sfr __at (0x80) P0 ; /* PORT 0 */
+__sfr __at (0x81) SP ; /* STACK POINTER */
+__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
+__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
+__sfr __at (0x87) PCON ; /* POWER Control */
+__sfr __at (0x88) TCON ; /* TIMER Control */
+__sfr __at (0x89) TMOD ; /* TIMER MODE */
+__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
+__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
+__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
+__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
+__sfr __at (0x8E) CKCON ; /* CLOCK Control */
+__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W Control */
+__sfr __at (0x90) P1 ; /* PORT 1 */
+__sfr __at (0x98) SCON ; /* SERIAL PORT Control */
+__sfr __at (0x99) SBUF ; /* SERIAL PORT BUFFER */
+__sfr __at (0x9A) SPI0CFG ; /* SERIAL PERIPHERAL INTERFACE 0 Configuration */
+__sfr __at (0x9B) SPI0DAT ; /* SERIAL PERIPHERAL INTERFACE 0 DATA */
+__sfr __at (0x9D) SPI0CKR ; /* SERIAL PERIPHERAL INTERFACE 0 CLOCK RATE Control */
+__sfr __at (0x9E) CPT0CN ; /* COMPARATOR 0 Control */
+__sfr __at (0x9F) CPT1CN ; /* COMPARATOR 1 Control */
+__sfr __at (0xA0) P2 ; /* PORT 2 */
+__sfr __at (0xA4) PRT0CF ; /* PORT 0 OUTPUT MODE Configuration */
+__sfr __at (0xA5) PRT1CF ; /* PORT 1 OUTPUT MODE Configuration */
+__sfr __at (0xA6) PRT2CF ; /* PORT 2 OUTPUT MODE Configuration */
+__sfr __at (0xA7) PRT3CF ; /* PORT 3 OUTPUT MODE Configuration */
+__sfr __at (0xA8) IE ; /* Interrupt Enable */
+__sfr __at (0xAD) SWCINT ; /* SOFTWARE-Controlled Interrupt FLAGS */
+__sfr __at (0xAD) PRT1IF ; /* SOFTWARE-Controlled Interrupt FLAGS (LEGACY NAME) */
+__sfr __at (0xAF) EMI0CN ; /* EXTERNAL MEMORY INTERFACE Control (F206/F226/F236)*/
+__sfr __at (0xAF) _XPAGE ; /* XDATA/PDATA PAGE */
+__sfr __at (0xB0) P3 ; /* PORT 3 */
+__sfr __at (0xB1) OSCXCN ; /* EXTERNAL OSCILLATOR Control */
+__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR Control */
+__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
+__sfr __at (0xB7) FLACL ; /* FLASH ACESS LIMIT */
+__sfr __at (0xB8) IP ; /* Interrupt Priority */
+__sfr __at (0xBB) AMX0SL ; /* ADC 0 MUX CHANNEL SELECTION (Not on F230/1/6) */
+__sfr __at (0xBC) ADC0CF ; /* ADC 0 Configuration (Not on F230/1/6) */
+__sfr __at (0xBE) ADC0L ; /* ADC 0 Data LOW ( F206 only ) */
+__sfr __at (0xBF) ADC0H ; /* ADC 0 Data High */
+__sfr __at (0xC4) ADC0GTL ; /* ADC 0 GREATER-THAN Register LOW( F206 only ) */
+__sfr __at (0xC5) ADC0GTH ; /* ADC 0 GREATER-THAN Register (Not on F230/1/6) */
+__sfr __at (0xC6) ADC0LTL ; /* ADC 0 LESS-THAN Register LOW ( F206 only ) */
+__sfr __at (0xC7) ADC0LTH ; /* ADC 0 LESS-THAN Register (Not on F230/1/6) */
+__sfr __at (0xC8) T2CON ; /* TIMER 2 Control */
+__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE Register - LOW BYTE */
+__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE Register - HIGH BYTE */
+__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
+__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
+__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
+__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 Control */
+__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
+__sfr __at (0xE1) PRT0MX ; /* PORT MUX Configuration Register 0 */
+__sfr __at (0xE2) PRT1MX ; /* PORT MUX Configuration Register 1 */
+__sfr __at (0xE3) PRT2MX ; /* PORT MUX Configuration Register 2 */
+__sfr __at (0xE6) EIE1 ; /* EXTERNAL Interrupt Enable 1 */
+__sfr __at (0xE7) EIE2 ; /* EXTERNAL Interrupt Enable 2 */
+__sfr __at (0xE8) ADC0CN ; /* ADC 0 Control (Not on F230/1/6) */
+__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
+__sfr __at (0xF0) B ; /* B Register */
+__sfr __at (0xF1) P0MODE ; /* PORT 0 INPUT MODE Configuration */
+__sfr __at (0xF2) P1MODE ; /* PORT 1 INPUT MODE Configuration */
+__sfr __at (0xF3) P2MODE ; /* PORT 2 INPUT MODE Configuration */
+__sfr __at (0xF4) P3MODE ; /* PORT 3 INPUT MODE Configuration (Not on F221/F231)*/
+__sfr __at (0xF6) EIP1 ; /* EXTERNAL Interrupt Priority Register 1 */
+__sfr __at (0xF7) EIP2 ; /* EXTERNAL Interrupt Priority Register 2 */
+__sfr __at (0xF8) SPI0CN ; /* SERIAL PERIPHERAL INTERFACE 0 Control */
+__sfr __at (0xFF) WDTCN ; /* WATCHDOG TIMER Control */
+
+
+/* WORD/DWORD Registers */
+
+__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
+__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
+__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
+__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
+__sfr16 __at (0xBFBE) ADC0 ; /* ADC 0 DATA WORD */
+__sfr16 __at (0xC5C4) ADC0GT ; /* ADC 0 GREATER-THAN REGISTER WORD */
+__sfr16 __at (0xC7C6) ADC0LT ; /* ADC 0 LESS-THAN REGISTER WORD */
+
+
+/* BIT Registers */
+
+/* P0 0x80 */
+__sbit __at (0x80) P0_0 ;
+__sbit __at (0x81) P0_1 ;
+__sbit __at (0x82) P0_2 ;
+__sbit __at (0x83) P0_3 ;
+__sbit __at (0x84) P0_4 ; /* Port0 I/O Bits */
+__sbit __at (0x85) P0_5 ;
+__sbit __at (0x86) P0_6 ;
+__sbit __at (0x87) P0_7 ;
+
+/* TCON 0x88 */
+__sbit __at (0x88) IT0 ; /* EXT. Interrupt 0 TYPE */
+__sbit __at (0x89) IE0 ; /* EXT. Interrupt 0 EDGE FLAG */
+__sbit __at (0x8A) IT1 ; /* EXT. Interrupt 1 TYPE */
+__sbit __at (0x8B) IE1 ; /* EXT. Interrupt 1 EDGE FLAG */
+__sbit __at (0x8C) TR0 ; /* TIMER 0 ON/OFF Control */
+__sbit __at (0x8D) TF0 ; /* TIMER 0 Overflow FLAG */
+__sbit __at (0x8E) TR1 ; /* TIMER 1 ON/OFF Control */
+__sbit __at (0x8F) TF1 ; /* TIMER 1 Overflow FLAG */
+
+/* P1 0x90 */
+__sbit __at (0x90) P1_0 ;
+__sbit __at (0x91) P1_1 ;
+__sbit __at (0x92) P1_2 ;
+__sbit __at (0x93) P1_3 ;
+__sbit __at (0x94) P1_4 ; /* Port1 I/O Bits */
+__sbit __at (0x95) P1_5 ;
+__sbit __at (0x96) P1_6 ;
+__sbit __at (0x97) P1_7 ;
+
+/* SCON 0x98 */
+__sbit __at (0x98) RI ; /* RECEIVE Interrupt FLAG */
+__sbit __at (0x99) TI ; /* TRANSMIT Interrupt FLAG */
+__sbit __at (0x9A) RB8 ; /* RECEIVE BIT 8 */
+__sbit __at (0x9B) TB8 ; /* TRANSMIT BIT 8 */
+__sbit __at (0x9C) REN ; /* RECEIVE Enable */
+__sbit __at (0x9D) SM2 ; /* MULTIPROCESSOR COMMUNICATION Enable */
+__sbit __at (0x9E) SM1 ; /* SERIAL MODE Control BIT 1 */
+__sbit __at (0x9F) SM0 ; /* SERIAL MODE Control BIT 0 */
+
+/* P2 0xA0 */
+__sbit __at (0xA0) P2_0 ;
+__sbit __at (0xA1) P2_1 ;
+__sbit __at (0xA2) P2_2 ;
+__sbit __at (0xA3) P2_3 ;
+__sbit __at (0xA4) P2_4 ; /* Port2 I/O Bits */
+__sbit __at (0xA5) P2_5 ;
+__sbit __at (0xA6) P2_6 ;
+__sbit __at (0xA7) P2_7 ;
+
+/* IE 0xA8 */
+__sbit __at (0xA8) EX0 ; /* EXTERNAL Interrupt 0 Enable */
+__sbit __at (0xA9) ET0 ; /* TIMER 0 Interrupt Enable */
+__sbit __at (0xAA) EX1 ; /* EXTERNAL Interrupt 1 Enable */
+__sbit __at (0xAB) ET1 ; /* TIMER 1 Interrupt Enable */
+__sbit __at (0xAC) ES ; /* SERIAL PORT Interrupt Enable */
+__sbit __at (0xAD) ET2 ; /* TIMER 2 Interrupt Enable */
+//------------- /* Bit 6 not used */
+__sbit __at (0xAF) EA ; /* GLOBAL Interrupt Enable */
+
+/* P2 0xB0 */
+__sbit __at (0xB0) P3_0 ;
+__sbit __at (0xB1) P3_1 ;
+__sbit __at (0xB2) P3_2 ;
+__sbit __at (0xB3) P3_3 ;
+__sbit __at (0xB4) P3_4 ; /* Port3 I/O Bits */
+__sbit __at (0xB5) P3_5 ;
+__sbit __at (0xB6) P3_6 ;
+__sbit __at (0xB7) P3_7 ;
+
+/* IP 0xB8 */
+__sbit __at (0xB8) PX0 ; /* EXTERNAL Interrupt 0 Priority */
+__sbit __at (0xB9) PT0 ; /* TIMER 0 Priority */
+__sbit __at (0xBA) PX1 ; /* EXTERNAL Interrupt 1 Priority */
+__sbit __at (0xBB) PT1 ; /* TIMER 1 Priority */
+__sbit __at (0xBC) PS ; /* SERIAL PORT Priority */
+__sbit __at (0xBD) PT2 ; /* TIMER 2 Priority */
+//------------- /* Bit 6 not used */
+//------------- /* Bit 7 not used */
+
+/* T2CON 0xC8 */
+__sbit __at (0xC8) CPRL2 ; /* CAPTURE OR RELOAD SELECT */
+__sbit __at (0xC9) CT2 ; /* TIMER OR COUNTER SELECT */
+__sbit __at (0xCA) TR2 ; /* TIMER 2 ON/OFF Control */
+__sbit __at (0xCB) EXEN2 ; /* TIMER 2 EXTERNAL Enable FLAG */
+__sbit __at (0xCC) TCLK ; /* TRANSMIT CLOCK FLAG */
+__sbit __at (0xCD) RCLK ; /* RECEIVE CLOCK FLAG */
+__sbit __at (0xCE) EXF2 ; /* EXTERNAL FLAG */
+__sbit __at (0xCF) TF2 ; /* TIMER 2 Overflow FLAG */
+
+/* PSW 0xD0 */
+__sbit __at (0xD0) P ; /* ACCUMULATOR PARITY FLAG */
+__sbit __at (0xD1) F1 ; /* USER FLAG 1 */
+__sbit __at (0xD2) OV ; /* Overflow FLAG */
+__sbit __at (0xD3) RS0 ; /* Register BANK SELECT 0 */
+__sbit __at (0xD4) RS1 ; /* Register BANK SELECT 1 */
+__sbit __at (0xD5) F0 ; /* USER FLAG 0 */
+__sbit __at (0xD6) AC ; /* AUXILIARY CARRY FLAG */
+__sbit __at (0xD7) CY ; /* CARRY FLAG */
+
+/* ADC0CN 0xE8 */
+__sbit __at (0xE8) ADLJST ; /* Left Justify Data (F206 only) */
+__sbit __at (0xE9) ADWINT ; /* WINDOW COMPARE Interrupt FLAG */
+__sbit __at (0xEA) ADSTM0 ; /* START OF CONVERSION MODE BIT 0 */
+__sbit __at (0xEB) ADSTM1 ; /* START OF CONVERSION MODE BIT 1 */
+__sbit __at (0xEC) ADBUSY ; /* BUSY FLAG */
+__sbit __at (0xED) ADCINT ; /* CONVERISION COMPLETE Interrupt FLAG */
+__sbit __at (0xEE) ADCTM ; /* TRACK MODE */
+__sbit __at (0xEF) ADCEN ; /* Enable */
+
+/* SPI0CN 0xF8 */
+__sbit __at (0xF8) SPIEN ; /* SPI Enable */
+__sbit __at (0xF9) MSTEN ; /* MASTER Enable */
+__sbit __at (0xFA) SLVSEL ; /* SLAVE SELECT */
+__sbit __at (0xFB) TXBSY ; /* TX BUSY FLAG */
+__sbit __at (0xFC) RXOVRN ; /* RX OVERRUN FLAG */
+__sbit __at (0xFD) MODF ; /* MODE FAULT FLAG */
+__sbit __at (0xFE) WCOL ; /* WRITE COLLISION FLAG */
+__sbit __at (0xFF) SPIF ; /* Interrupt FLAG */
+
+#endif
--- /dev/null
+/*-------------------------------------------------------------------------
+ Register Declarations for the Cygnal/SiLabs C8051F30x Processor Range
+
+ Copyright (C) 2004 - Maarten Brock, sourceforge.brock@dse.nl
+
+ This library is free software; you can redistribute it and/or
+ modify it under the terms of the GNU Lesser General Public
+ License as published by the Free Software Foundation; either
+ version 2.1 of the License, or (at your option) any later version.
+
+ This library is distributed in the hope that it will be useful,
+ but WITHOUT ANY WARRANTY; without even the implied warranty of
+ MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
+ Lesser General Public License for more details.
+
+ You should have received a copy of the GNU Lesser General Public
+ License along with this library; if not, write to the Free Software
+ Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
+-------------------------------------------------------------------------*/
+
+#ifndef C8051F300_H
+#define C8051F300_H
+
+
+/* BYTE Registers */
+
+__sfr __at (0x80) P0 ; /* PORT 0 */
+__sfr __at (0x81) SP ; /* STACK POINTER */
+__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
+__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
+__sfr __at (0x87) PCON ; /* POWER CONTROL */
+__sfr __at (0x88) TCON ; /* TIMER CONTROL */
+__sfr __at (0x89) TMOD ; /* TIMER MODE */
+__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
+__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
+__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
+__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
+__sfr __at (0x8E) CKCON ; /* CLOCK CONTROL */
+__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W CONTROL */
+__sfr __at (0x98) SCON ; /* SERIAL PORT CONTROL */
+__sfr __at (0x98) SCON0 ; /* SERIAL PORT CONTROL */
+__sfr __at (0x99) SBUF ; /* SERIAL PORT BUFFER */
+__sfr __at (0x99) SBUF0 ; /* SERIAL PORT BUFFER */
+__sfr __at (0x9D) CPT0MD ; /* COMPARATOR 0 MODE SELECTION */
+__sfr __at (0x9F) CPT0MX ; /* COMPARATOR 0 MUX SELECTION */
+__sfr __at (0xA4) P0MDOUT ; /* PORT 0 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
+__sfr __at (0xB1) OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
+__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
+__sfr __at (0xB3) OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */
+__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
+__sfr __at (0xB7) FLKEY ; /* FLASH ACESS LIMIT */
+__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
+__sfr __at (0xBB) AMX0SL ; /* ADC 0 MUX CHANNEL SELECTION */
+__sfr __at (0xBC) ADC0CF ; /* ADC 0 CONFIGURATION */
+__sfr __at (0xBE) ADC0 ; /* ADC 0 DATA */
+__sfr __at (0xC0) SMB0CN ; /* SMBUS CONTROL */
+__sfr __at (0xC1) SMB0CF ; /* SMBUS CONFIGURATION */
+__sfr __at (0xC2) SMB0DAT ; /* SMBUS DATA */
+__sfr __at (0xC4) ADC0GT ; /* ADC 0 GREATER-THAN REGISTER */
+__sfr __at (0xC6) ADC0LT ; /* ADC 0 LESS-THAN REGISTER */
+__sfr __at (0xC8) T2CON ; /* TIMER 2 CONTROL */
+__sfr __at (0xC8) TMR2CN ; /* TIMER 2 CONTROL */
+__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0xCA) TMR2RLL ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0xCB) TMR2RLH ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
+__sfr __at (0xCC) TMR2L ; /* TIMER 2 - LOW BYTE */
+__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
+__sfr __at (0xCD) TMR2H ; /* TIMER 2 - HIGH BYTE */
+__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
+__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
+__sfr __at (0xD8) PCA0CN ; /* PCA CONTROL */
+__sfr __at (0xD9) PCA0MD ; /* PCA MODE */
+__sfr __at (0xDA) PCA0CPM0 ; /* PCA MODULE 0 MODE REGISTER */
+__sfr __at (0xDB) PCA0CPM1 ; /* PCA MODULE 1 MODE REGISTER */
+__sfr __at (0xDC) PCA0CPM2 ; /* PCA MODULE 2 MODE REGISTER */
+__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
+__sfr __at (0xE1) PRT0MX ; /* PORT MUX CONFIGURATION REGISTER 0 */
+__sfr __at (0xE1) XBR0 ; /* PORT MUX CONFIGURATION REGISTER 0 */
+__sfr __at (0xE2) PRT1MX ; /* PORT MUX CONFIGURATION REGISTER 1 */
+__sfr __at (0xE2) XBR1 ; /* PORT MUX CONFIGURATION REGISTER 1 */
+__sfr __at (0xE3) PRT2MX ; /* PORT MUX CONFIGURATION REGISTER 2 */
+__sfr __at (0xE3) XBR2 ; /* PORT MUX CONFIGURATION REGISTER 2 */
+__sfr __at (0xE4) IT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
+__sfr __at (0xE4) INT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
+__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
+__sfr __at (0xE8) ADC0CN ; /* ADC 0 CONTROL */
+__sfr __at (0xE9) PCA0CPL1 ; /* PCA CAPTURE 1 LOW */
+__sfr __at (0xEA) PCA0CPH1 ; /* PCA CAPTURE 1 HIGH */
+__sfr __at (0xEB) PCA0CPL2 ; /* PCA CAPTURE 2 LOW */
+__sfr __at (0xEC) PCA0CPH2 ; /* PCA CAPTURE 2 HIGH */
+__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
+__sfr __at (0xF0) B ; /* B REGISTER */
+__sfr __at (0xF1) P0MODE ; /* PORT 0 INPUT MODE CONFIGURATION */
+__sfr __at (0xF1) P0MDIN ; /* PORT 0 INPUT MODE CONFIGURATION */
+__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
+__sfr __at (0xF8) CPT0CN ; /* COMPARATOR 0 CONTROL */
+__sfr __at (0xF9) PCA0L ; /* PCA COUNTER LOW */
+__sfr __at (0xFA) PCA0H ; /* PCA COUNTER HIGH */
+__sfr __at (0xFB) PCA0CPL0 ; /* PCA CAPTURE 0 LOW */
+__sfr __at (0xFC) PCA0CPH0 ; /* PCA CAPTURE 0 HIGH */
+
+
+/* WORD/DWORD Registers */
+
+__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
+__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
+__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
+__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
+__sfr16 __at (0xCBCA) TMR2RL ; /* TIMER 2 CAPTURE REGISTER WORD */
+__sfr16 __at (0xFAF9) PCA0 ; /* PCA COUNTER */
+__sfr16 __at (0xFCFB) PCA0CP0 ; /* PCA CAPTURE 0 WORD */
+__sfr16 __at (0xEAE9) PCA0CP1 ; /* PCA CAPTURE 1 WORD */
+__sfr16 __at (0xECEB) PCA0CP2 ; /* PCA CAPTURE 2 WORD */
+
+
+/* BIT Registers */
+
+/* P0 0x80 */
+__sbit __at (0x80) P0_0 ;
+__sbit __at (0x81) P0_1 ;
+__sbit __at (0x82) P0_2 ;
+__sbit __at (0x83) P0_3 ;
+__sbit __at (0x84) P0_4 ;
+__sbit __at (0x85) P0_5 ;
+__sbit __at (0x86) P0_6 ;
+__sbit __at (0x87) P0_7 ;
+
+/* TCON 0x88 */
+__sbit __at (0x88) IT0 ; /* TCON.0 - EXT. INTERRUPT 0 TYPE */
+__sbit __at (0x89) IE0 ; /* TCON.1 - EXT. INTERRUPT 0 EDGE FLAG */
+__sbit __at (0x8A) IT1 ; /* TCON.2 - EXT. INTERRUPT 1 TYPE */
+__sbit __at (0x8B) IE1 ; /* TCON.3 - EXT. INTERRUPT 1 EDGE FLAG */
+__sbit __at (0x8C) TR0 ; /* TCON.4 - TIMER 0 ON/OFF CONTROL */
+__sbit __at (0x8D) TF0 ; /* TCON.5 - TIMER 0 OVERFLOW FLAG */
+__sbit __at (0x8E) TR1 ; /* TCON.6 - TIMER 1 ON/OFF CONTROL */
+__sbit __at (0x8F) TF1 ; /* TCON.7 - TIMER 1 OVERFLOW FLAG */
+
+/* SCON 0x98 */
+__sbit __at (0x98) RI ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
+__sbit __at (0x98) RI0 ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
+__sbit __at (0x99) TI ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
+__sbit __at (0x99) TI0 ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
+__sbit __at (0x9A) RB8 ; /* SCON.2 - RECEIVE BIT 8 */
+__sbit __at (0x9A) RB80 ; /* SCON.2 - RECEIVE BIT 8 */
+__sbit __at (0x9B) TB8 ; /* SCON.3 - TRANSMIT BIT 8 */
+__sbit __at (0x9B) TB80 ; /* SCON.3 - TRANSMIT BIT 8 */
+__sbit __at (0x9C) REN ; /* SCON.4 - RECEIVE ENABLE */
+__sbit __at (0x9C) REN0 ; /* SCON.4 - RECEIVE ENABLE */
+__sbit __at (0x9D) SM2 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
+__sbit __at (0x9D) MCE0 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
+__sbit __at (0x9F) SM0 ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
+__sbit __at (0x9F) S0MODE ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
+
+/* IE 0xA8 */
+__sbit __at (0xA8) EX0 ; /* IE.0 - EXTERNAL INTERRUPT 0 ENABLE */
+__sbit __at (0xA9) ET0 ; /* IE.1 - TIMER 0 INTERRUPT ENABLE */
+__sbit __at (0xAA) EX1 ; /* IE.2 - EXTERNAL INTERRUPT 1 ENABLE */
+__sbit __at (0xAB) ET1 ; /* IE.3 - TIMER 1 INTERRUPT ENABLE */
+__sbit __at (0xAC) ES ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
+__sbit __at (0xAC) ES0 ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
+__sbit __at (0xAD) ET2 ; /* IE.5 - TIMER 2 INTERRUPT ENABLE */
+__sbit __at (0xAE) IEGF0 ; /* IE.6 - GENERAL PURPOSE FLAG 0 */
+__sbit __at (0xAF) EA ; /* IE.7 - GLOBAL INTERRUPT ENABLE */
+
+/* IP 0xB8 */
+__sbit __at (0xB8) PX0 ; /* IP.0 - EXTERNAL INTERRUPT 0 PRIORITY */
+__sbit __at (0xB9) PT0 ; /* IP.1 - TIMER 0 PRIORITY */
+__sbit __at (0xBA) PX1 ; /* IP.2 - EXTERNAL INTERRUPT 1 PRIORITY */
+__sbit __at (0xBB) PT1 ; /* IP.3 - TIMER 1 PRIORITY */
+__sbit __at (0xBC) PS ; /* IP.4 - SERIAL PORT PRIORITY */
+__sbit __at (0xBC) PS0 ; /* IP.4 - SERIAL PORT PRIORITY */
+__sbit __at (0xBD) PT2 ; /* IP.5 - TIMER 2 PRIORITY */
+
+/* SMB0CN 0xC0 */
+__sbit __at (0xC0) SI ; /* SMB0CN.0 - SMBUS 0 INTERRUPT PENDING FLAG */
+__sbit __at (0xC1) ACK ; /* SMB0CN.1 - SMBUS 0 ACKNOWLEDGE FLAG */
+__sbit __at (0xC2) ARBLOST ; /* SMB0CN.2 - SMBUS 0 ARBITRATION LOST INDICATOR */
+__sbit __at (0xC3) ACKRQ ; /* SMB0CN.3 - SMBUS 0 ACKNOWLEDGE REQUEST */
+__sbit __at (0xC4) STO ; /* SMB0CN.4 - SMBUS 0 STOP FLAG */
+__sbit __at (0xC5) STA ; /* SMB0CN.5 - SMBUS 0 START FLAG */
+__sbit __at (0xC6) TXMODE ; /* SMB0CN.6 - SMBUS 0 TRANSMIT MODE INDICATOR */
+__sbit __at (0xC7) MASTER ; /* SMB0CN.7 - SMBUS 0 MASTER/SLAVE INDICATOR */
+
+/* TMR2CN 0xC8 */
+__sbit __at (0xC8) T2XCLK ; /* TMR2CN.0 - TIMER 2 EXTERNAL CLOCK SELECT */
+__sbit __at (0xCA) TR2 ; /* TMR2CN.2 - TIMER 2 ON/OFF CONTROL */
+__sbit __at (0xCB) T2SPLIT ; /* TMR2CN.3 - TIMER 2 SPLIT MODE ENABLE */
+__sbit __at (0xCD) TF2LEN ; /* TMR2CN.5 - TIMER 2 LOW BYTE INTERRUPT ENABLE */
+__sbit __at (0xCE) TF2L ; /* TMR2CN.6 - TIMER 2 LOW BYTE OVERFLOW FLAG */
+__sbit __at (0xCF) TF2 ; /* TMR2CN.7 - TIMER 2 OVERFLOW FLAG */
+__sbit __at (0xCF) TF2H ; /* TMR2CN.7 - TIMER 2 HIGH BYTE OVERFLOW FLAG */
+
+/* PSW 0xD0 */
+__sbit __at (0xD0) PARITY ; /* PSW.0 - ACCUMULATOR PARITY FLAG */
+__sbit __at (0xD1) F1 ; /* PSW.1 - FLAG 1 */
+__sbit __at (0xD2) OV ; /* PSW.2 - OVERFLOW FLAG */
+__sbit __at (0xD3) RS0 ; /* PSW.3 - REGISTER BANK SELECT 0 */
+__sbit __at (0xD4) RS1 ; /* PSW.4 - REGISTER BANK SELECT 1 */
+__sbit __at (0xD5) F0 ; /* PSW.5 - FLAG 0 */
+__sbit __at (0xD6) AC ; /* PSW.6 - AUXILIARY CARRY FLAG */
+__sbit __at (0xD7) CY ; /* PSW.7 - CARRY FLAG */
+
+/* PCA0CN 0xD8 */
+__sbit __at (0xD8) CCF0 ; /* PCA0CN.0 - PCA MODULE 0 CAPTURE/COMPARE FLAG */
+__sbit __at (0xD9) CCF1 ; /* PCA0CN.1 - PCA MODULE 1 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDA) CCF2 ; /* PCA0CN.2 - PCA MODULE 2 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDE) CR ; /* PCA0CN.6 - PCA COUNTER/TIMER RUN CONTROL */
+__sbit __at (0xDF) CF ; /* PCA0CN.7 - PCA COUNTER/TIMER OVERFLOW FLAG */
+
+/* ADC0CN 0xE8 */
+__sbit __at (0xE8) AD0CM0 ; /* ADC0CN.0 - ADC 0 START OF CONV. MODE BIT 0 */
+__sbit __at (0xE9) AD0CM1 ; /* ADC0CN.1 - ADC 0 START OF CONV. MODE BIT 1 */
+__sbit __at (0xEA) AD0CM2 ; /* ADC0CN.2 - ADC 0 START OF CONV. MODE BIT 2 */
+__sbit __at (0xEB) AD0WINT ; /* ADC0CN.3 - ADC 0 WINDOW COMPARE INT. FLAG */
+__sbit __at (0xEC) AD0BUSY ; /* ADC0CN.4 - ADC 0 BUSY FLAG */
+__sbit __at (0xED) AD0INT ; /* ADC0CN.5 - ADC 0 CONV. COMPLETE INT. FLAG */
+__sbit __at (0xEE) AD0TM ; /* ADC0CN.6 - ADC 0 TRACK MODE */
+__sbit __at (0xEF) AD0EN ; /* ADC0CN.7 - ADC 0 ENABLE */
+
+/* CPT0CN 0xF8 */
+__sbit __at (0xF8) CP0HYN0 ; /* CPT0CN.0 - Comp.0 Neg. Hysteresis Control Bit0*/
+__sbit __at (0xF9) CP0HYN1 ; /* CPT0CN.1 - Comp.0 Neg. Hysteresis Control Bit1*/
+__sbit __at (0xFA) CP0HYP0 ; /* CPT0CN.2 - Comp.0 Pos. Hysteresis Control Bit0*/
+__sbit __at (0xFB) CP0HYP1 ; /* CPT0CN.3 - Comp.0 Pos. Hysteresis Control Bit1*/
+__sbit __at (0xFC) CP0FIF ; /* CPT0CN.4 - Comparator0 Falling-Edge Int. Flag */
+__sbit __at (0xFD) CP0RIF ; /* CPT0CN.5 - Comparator0 Rising-Edge Int. Flag */
+__sbit __at (0xFE) CP0OUT ; /* CPT0CN.6 - Comparator0 Output State Flag */
+__sbit __at (0xFF) CP0EN ; /* CPT0CN.7 - Comparator0 Enable Bit */
+
+
+/* Predefined SFR Bit Masks */
+
+#define PCON_IDLE 0x01 /* PCON */
+#define PCON_STOP 0x02 /* PCON */
+#define T1M 0x10 /* CKCON */
+#define PSWE 0x01 /* PSCTL */
+#define PSEE 0x02 /* PSCTL */
+#define ECP0F 0x10 /* EIE1 */
+#define ECP0R 0x20 /* EIE1 */
+#define PORSF 0x02 /* RSTSRC */
+#define SWRSF 0x10 /* RSTSRC */
+#define ECCF 0x01 /* PCA0CPMn */
+#define PWM 0x02 /* PCA0CPMn */
+#define TOG 0x04 /* PCA0CPMn */
+#define MAT 0x08 /* PCA0CPMn */
+#define CAPN 0x10 /* PCA0CPMn */
+#define CAPP 0x20 /* PCA0CPMn */
+#define ECOM 0x40 /* PCA0CPMn */
+#define PWM16 0x80 /* PCA0CPMn */
+#define CP0E 0x10 /* XBR1 */
+#define CP0OEN 0x10 /* XBR1 */
+#define CP0AE 0x20 /* XBR1 */
+#define CP0AOEN 0x20 /* XBR1 */
+
+#endif
--- /dev/null
+/*-------------------------------------------------------------------------
+ Register Declarations for the Cygnal/SiLabs C8051F31x Processor Range
+
+ Copyright (C) 2004 - Maarten Brock, sourceforge.brock@dse.nl
+
+ This library is free software; you can redistribute it and/or
+ modify it under the terms of the GNU Lesser General Public
+ License as published by the Free Software Foundation; either
+ version 2.1 of the License, or (at your option) any later version.
+
+ This library is distributed in the hope that it will be useful,
+ but WITHOUT ANY WARRANTY; without even the implied warranty of
+ MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
+ Lesser General Public License for more details.
+
+ You should have received a copy of the GNU Lesser General Public
+ License along with this library; if not, write to the Free Software
+ Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
+-------------------------------------------------------------------------*/
+
+#ifndef C8051F310_H
+#define C8051F310_H
+
+
+/* BYTE Registers */
+
+__sfr __at (0x80) P0 ; /* PORT 0 */
+__sfr __at (0x81) SP ; /* STACK POINTER */
+__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
+__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
+__sfr __at (0x87) PCON ; /* POWER CONTROL */
+__sfr __at (0x88) TCON ; /* TIMER CONTROL */
+__sfr __at (0x89) TMOD ; /* TIMER MODE */
+__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
+__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
+__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
+__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
+__sfr __at (0x8E) CKCON ; /* CLOCK CONTROL */
+__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W CONTROL */
+__sfr __at (0x90) P1 ; /* PORT 1 */
+__sfr __at (0x91) TMR3CN ; /* TIMER 3 CONTROL */
+__sfr __at (0x92) TMR3RLL ; /* TIMER 3 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0x93) TMR3RLH ; /* TIMER 3 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0x94) TMR3L ; /* TIMER 3 - LOW BYTE */
+__sfr __at (0x95) TMR3H ; /* TIMER 3 - HIGH BYTE */
+__sfr __at (0x98) SCON ; /* SERIAL PORT CONTROL */
+__sfr __at (0x98) SCON0 ; /* SERIAL PORT CONTROL */
+__sfr __at (0x99) SBUF ; /* SERIAL PORT BUFFER */
+__sfr __at (0x99) SBUF0 ; /* SERIAL PORT BUFFER */
+__sfr __at (0x9A) CPT1CN ; /* COMPARATOR 1 CONTROL */
+__sfr __at (0x9B) CPT0CN ; /* COMPARATOR 0 CONTROL */
+__sfr __at (0x9C) CPT1MD ; /* COMPARATOR 1 MODE SELECTION */
+__sfr __at (0x9D) CPT0MD ; /* COMPARATOR 0 MODE SELECTION */
+__sfr __at (0x9E) CPT1MX ; /* COMPARATOR 1 MUX SELECTION */
+__sfr __at (0x9F) CPT0MX ; /* COMPARATOR 0 MUX SELECTION */
+__sfr __at (0xA0) P2 ; /* PORT 2 */
+__sfr __at (0xA1) SPI0CFG ; /* SPI0 CONFIGURATION */
+__sfr __at (0xA2) SPI0CKR ; /* SPI0 CLOCK RATE CONTROL */
+__sfr __at (0xA3) SPI0DAT ; /* SPI0 DATA */
+__sfr __at (0xA4) P0MDOUT ; /* PORT 0 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA5) P1MDOUT ; /* PORT 1 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA6) P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA7) P3MDOUT ; /* PORT 3 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
+__sfr __at (0xA9) CLKSEL ; /* SYSTEM CLOCK SELECT */
+__sfr __at (0xAA) EMI0CN ; /* EXTERNAL MEMORY INTERFACE CONTROL */
+__sfr __at (0xAA) _XPAGE ; /* XDATA/PDATA PAGE */
+__sfr __at (0xB0) P3 ; /* PORT 3 */
+__sfr __at (0xB1) OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
+__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
+__sfr __at (0xB3) OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */
+__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
+__sfr __at (0xB7) FLKEY ; /* FLASH ACESS LIMIT */
+__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
+__sfr __at (0xBA) AMX0N ; /* ADC 0 MUX NEGATIVE CHANNEL SELECTION */
+__sfr __at (0xBB) AMX0P ; /* ADC 0 MUX POSITIVE CHANNEL SELECTION */
+__sfr __at (0xBC) ADC0CF ; /* ADC 0 CONFIGURATION */
+__sfr __at (0xBD) ADC0L ; /* ADC 0 DATA WORD LSB */
+__sfr __at (0xBE) ADC0H ; /* ADC 0 DATA WORD MSB */
+__sfr __at (0xC0) SMB0CN ; /* SMBUS CONTROL */
+__sfr __at (0xC1) SMB0CF ; /* SMBUS CONFIGURATION */
+__sfr __at (0xC2) SMB0DAT ; /* SMBUS DATA */
+__sfr __at (0xC3) ADC0GTL ; /* ADC 0 GREATER-THAN LOW BYTE */
+__sfr __at (0xC4) ADC0GTH ; /* ADC 0 GREATER-THAN HIGH BYTE */
+__sfr __at (0xC5) ADC0LTL ; /* ADC 0 LESS-THAN LOW BYTE */
+__sfr __at (0xC6) ADC0LTH ; /* ADC 0 LESS-THAN HIGH BYTE */
+__sfr __at (0xC8) T2CON ; /* TIMER 2 CONTROL */
+__sfr __at (0xC8) TMR2CN ; /* TIMER 2 CONTROL */
+__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0xCA) TMR2RLL ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0xCB) TMR2RLH ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
+__sfr __at (0xCC) TMR2L ; /* TIMER 2 - LOW BYTE */
+__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
+__sfr __at (0xCD) TMR2H ; /* TIMER 2 - HIGH BYTE */
+__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
+__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
+__sfr __at (0xD4) P0SKIP ; /* PORT 0 SKIP */
+__sfr __at (0xD5) P1SKIP ; /* PORT 1 SKIP */
+__sfr __at (0xD6) P2SKIP ; /* PORT 2 SKIP */
+__sfr __at (0xD8) PCA0CN ; /* PCA CONTROL */
+__sfr __at (0xD9) PCA0MD ; /* PCA MODE */
+__sfr __at (0xDA) PCA0CPM0 ; /* PCA MODULE 0 MODE REGISTER */
+__sfr __at (0xDB) PCA0CPM1 ; /* PCA MODULE 1 MODE REGISTER */
+__sfr __at (0xDC) PCA0CPM2 ; /* PCA MODULE 2 MODE REGISTER */
+__sfr __at (0xDD) PCA0CPM3 ; /* PCA MODULE 3 MODE REGISTER */
+__sfr __at (0xDE) PCA0CPM4 ; /* PCA MODULE 4 MODE REGISTER */
+__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
+__sfr __at (0xE1) XBR0 ; /* PORT MUX CONFIGURATION REGISTER 0 */
+__sfr __at (0xE2) XBR1 ; /* PORT MUX CONFIGURATION REGISTER 1 */
+__sfr __at (0xE4) IT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
+__sfr __at (0xE4) INT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
+__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
+__sfr __at (0xE8) ADC0CN ; /* ADC 0 CONTROL */
+__sfr __at (0xE9) PCA0CPL1 ; /* PCA CAPTURE 1 LOW */
+__sfr __at (0xEA) PCA0CPH1 ; /* PCA CAPTURE 1 HIGH */
+__sfr __at (0xEB) PCA0CPL2 ; /* PCA CAPTURE 2 LOW */
+__sfr __at (0xEC) PCA0CPH2 ; /* PCA CAPTURE 2 HIGH */
+__sfr __at (0xED) PCA0CPL3 ; /* PCA CAPTURE 3 LOW */
+__sfr __at (0xEE) PCA0CPH3 ; /* PCA CAPTURE 3 HIGH */
+__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
+__sfr __at (0xF0) B ; /* B REGISTER */
+__sfr __at (0xF1) P0MODE ; /* PORT 0 INPUT MODE CONFIGURATION */
+__sfr __at (0xF1) P0MDIN ; /* PORT 0 INPUT MODE CONFIGURATION */
+__sfr __at (0xF2) P1MODE ; /* PORT 1 INPUT MODE CONFIGURATION */
+__sfr __at (0xF2) P1MDIN ; /* PORT 1 INPUT MODE CONFIGURATION */
+__sfr __at (0xF3) P2MODE ; /* PORT 2 INPUT MODE CONFIGURATION */
+__sfr __at (0xF3) P2MDIN ; /* PORT 2 INPUT MODE CONFIGURATION */
+__sfr __at (0xF4) P3MODE ; /* PORT 3 INPUT MODE CONFIGURATION */
+__sfr __at (0xF4) P3MDIN ; /* PORT 3 INPUT MODE CONFIGURATION */
+__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
+__sfr __at (0xF8) SPI0CN ; /* SPI0 CONTROL */
+__sfr __at (0xF9) PCA0L ; /* PCA COUNTER LOW */
+__sfr __at (0xFA) PCA0H ; /* PCA COUNTER HIGH */
+__sfr __at (0xFB) PCA0CPL0 ; /* PCA CAPTURE 0 LOW */
+__sfr __at (0xFC) PCA0CPH0 ; /* PCA CAPTURE 0 HIGH */
+__sfr __at (0xFD) PCA0CPL4 ; /* PCA CAPTURE 4 LOW */
+__sfr __at (0xFE) PCA0CPH4 ; /* PCA CAPTURE 4 HIGH */
+__sfr __at (0xFF) VDM0CN ; /* VDD MONITOR CONTROL */
+
+
+/* WORD/DWORD Registers */
+
+__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
+__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
+__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
+__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
+__sfr16 __at (0xCBCA) TMR2RL ; /* TIMER 2 CAPTURE REGISTER WORD */
+__sfr16 __at (0x9594) TMR3 ; /* TIMER 3 COUNTER */
+__sfr16 __at (0x9392) TMR3RL ; /* TIMER 3 CAPTURE REGISTER WORD */
+__sfr16 __at (0xBEBD) ADC0 ; /* ADC 0 DATA WORD */
+__sfr16 __at (0xC4C3) ADC0GT ; /* ADC 0 GREATER-THAN REGISTER WORD */
+__sfr16 __at (0xC6C5) ADC0LT ; /* ADC 0 LESS-THAN REGISTER WORD */
+__sfr16 __at (0xFAF9) PCA0 ; /* PCA COUNTER */
+__sfr16 __at (0xFCFB) PCA0CP0 ; /* PCA CAPTURE 0 WORD */
+__sfr16 __at (0xEAE9) PCA0CP1 ; /* PCA CAPTURE 1 WORD */
+__sfr16 __at (0xECEB) PCA0CP2 ; /* PCA CAPTURE 2 WORD */
+__sfr16 __at (0xEEED) PCA0CP3 ; /* PCA CAPTURE 3 WORD */
+__sfr16 __at (0xFEFD) PCA0CP4 ; /* PCA CAPTURE 4 WORD */
+
+
+/* BIT Registers */
+
+/* P0 0x80 */
+__sbit __at (0x80) P0_0 ;
+__sbit __at (0x81) P0_1 ;
+__sbit __at (0x82) P0_2 ;
+__sbit __at (0x83) P0_3 ;
+__sbit __at (0x84) P0_4 ;
+__sbit __at (0x85) P0_5 ;
+__sbit __at (0x86) P0_6 ;
+__sbit __at (0x87) P0_7 ;
+
+/* TCON 0x88 */
+__sbit __at (0x88) IT0 ; /* TCON.0 - EXT. INTERRUPT 0 TYPE */
+__sbit __at (0x89) IE0 ; /* TCON.1 - EXT. INTERRUPT 0 EDGE FLAG */
+__sbit __at (0x8A) IT1 ; /* TCON.2 - EXT. INTERRUPT 1 TYPE */
+__sbit __at (0x8B) IE1 ; /* TCON.3 - EXT. INTERRUPT 1 EDGE FLAG */
+__sbit __at (0x8C) TR0 ; /* TCON.4 - TIMER 0 ON/OFF CONTROL */
+__sbit __at (0x8D) TF0 ; /* TCON.5 - TIMER 0 OVERFLOW FLAG */
+__sbit __at (0x8E) TR1 ; /* TCON.6 - TIMER 1 ON/OFF CONTROL */
+__sbit __at (0x8F) TF1 ; /* TCON.7 - TIMER 1 OVERFLOW FLAG */
+
+/* P1 0x90 */
+__sbit __at (0x90) P1_0 ;
+__sbit __at (0x91) P1_1 ;
+__sbit __at (0x92) P1_2 ;
+__sbit __at (0x93) P1_3 ;
+__sbit __at (0x94) P1_4 ;
+__sbit __at (0x95) P1_5 ;
+__sbit __at (0x96) P1_6 ;
+__sbit __at (0x97) P1_7 ;
+
+/* SCON 0x98 */
+__sbit __at (0x98) RI ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
+__sbit __at (0x98) RI0 ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
+__sbit __at (0x99) TI ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
+__sbit __at (0x99) TI0 ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
+__sbit __at (0x9A) RB8 ; /* SCON.2 - RECEIVE BIT 8 */
+__sbit __at (0x9A) RB80 ; /* SCON.2 - RECEIVE BIT 8 */
+__sbit __at (0x9B) TB8 ; /* SCON.3 - TRANSMIT BIT 8 */
+__sbit __at (0x9B) TB80 ; /* SCON.3 - TRANSMIT BIT 8 */
+__sbit __at (0x9C) REN ; /* SCON.4 - RECEIVE ENABLE */
+__sbit __at (0x9C) REN0 ; /* SCON.4 - RECEIVE ENABLE */
+__sbit __at (0x9D) SM2 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
+__sbit __at (0x9D) MCE0 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
+__sbit __at (0x9F) SM0 ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
+__sbit __at (0x9F) S0MODE ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
+
+/* P2 0xA0 */
+__sbit __at (0xA0) P2_0 ;
+__sbit __at (0xA1) P2_1 ;
+__sbit __at (0xA2) P2_2 ;
+__sbit __at (0xA3) P2_3 ;
+__sbit __at (0xA4) P2_4 ;
+__sbit __at (0xA5) P2_5 ;
+__sbit __at (0xA6) P2_6 ;
+__sbit __at (0xA7) P2_7 ;
+
+/* IE 0xA8 */
+__sbit __at (0xA8) EX0 ; /* IE.0 - EXTERNAL INTERRUPT 0 ENABLE */
+__sbit __at (0xA9) ET0 ; /* IE.1 - TIMER 0 INTERRUPT ENABLE */
+__sbit __at (0xAA) EX1 ; /* IE.2 - EXTERNAL INTERRUPT 1 ENABLE */
+__sbit __at (0xAB) ET1 ; /* IE.3 - TIMER 1 INTERRUPT ENABLE */
+__sbit __at (0xAC) ES ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
+__sbit __at (0xAC) ES0 ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
+__sbit __at (0xAD) ET2 ; /* IE.5 - TIMER 2 INTERRUPT ENABLE */
+__sbit __at (0xAE) ESPI0 ; /* IE.6 - SPI0 INTERRUPT ENABLE */
+__sbit __at (0xAF) EA ; /* IE.7 - GLOBAL INTERRUPT ENABLE */
+
+/* P3 0xB0 */
+__sbit __at (0xB0) P3_0 ;
+__sbit __at (0xB1) P3_1 ;
+__sbit __at (0xB2) P3_2 ;
+__sbit __at (0xB3) P3_3 ;
+__sbit __at (0xB4) P3_4 ;
+__sbit __at (0xB5) P3_5 ;
+__sbit __at (0xB6) P3_6 ;
+__sbit __at (0xB7) P3_7 ;
+
+/* IP 0xB8 */
+__sbit __at (0xB8) PX0 ; /* IP.0 - EXTERNAL INTERRUPT 0 PRIORITY */
+__sbit __at (0xB9) PT0 ; /* IP.1 - TIMER 0 PRIORITY */
+__sbit __at (0xBA) PX1 ; /* IP.2 - EXTERNAL INTERRUPT 1 PRIORITY */
+__sbit __at (0xBB) PT1 ; /* IP.3 - TIMER 1 PRIORITY */
+__sbit __at (0xBC) PS ; /* IP.4 - SERIAL PORT PRIORITY */
+__sbit __at (0xBC) PS0 ; /* IP.4 - SERIAL PORT PRIORITY */
+__sbit __at (0xBD) PT2 ; /* IP.5 - TIMER 2 PRIORITY */
+__sbit __at (0xBE) PSPI0 ; /* IP.6 - SPI0 PRIORITY */
+
+/* SMB0CN 0xC0 */
+__sbit __at (0xC0) SI ; /* SMB0CN.0 - SMBUS 0 INTERRUPT PENDING FLAG */
+__sbit __at (0xC1) ACK ; /* SMB0CN.1 - SMBUS 0 ACKNOWLEDGE FLAG */
+__sbit __at (0xC2) ARBLOST ; /* SMB0CN.2 - SMBUS 0 ARBITRATION LOST INDICATOR */
+__sbit __at (0xC3) ACKRQ ; /* SMB0CN.3 - SMBUS 0 ACKNOWLEDGE REQUEST */
+__sbit __at (0xC4) STO ; /* SMB0CN.4 - SMBUS 0 STOP FLAG */
+__sbit __at (0xC5) STA ; /* SMB0CN.5 - SMBUS 0 START FLAG */
+__sbit __at (0xC6) TXMODE ; /* SMB0CN.6 - SMBUS 0 TRANSMIT MODE INDICATOR */
+__sbit __at (0xC7) MASTER ; /* SMB0CN.7 - SMBUS 0 MASTER/SLAVE INDICATOR */
+
+/* TMR2CN 0xC8 */
+__sbit __at (0xC8) T2XCLK ; /* TMR2CN.0 - TIMER 2 EXTERNAL CLOCK SELECT */
+__sbit __at (0xCA) TR2 ; /* TMR2CN.2 - TIMER 2 ON/OFF CONTROL */
+__sbit __at (0xCB) T2SPLIT ; /* TMR2CN.3 - TIMER 2 SPLIT MODE ENABLE */
+__sbit __at (0xCD) TF2LEN ; /* TMR2CN.5 - TIMER 2 LOW BYTE INTERRUPT ENABLE */
+__sbit __at (0xCE) TF2L ; /* TMR2CN.6 - TIMER 2 LOW BYTE OVERFLOW FLAG */
+__sbit __at (0xCF) TF2 ; /* TMR2CN.7 - TIMER 2 OVERFLOW FLAG */
+__sbit __at (0xCF) TF2H ; /* TMR2CN.7 - TIMER 2 HIGH BYTE OVERFLOW FLAG */
+
+/* PSW 0xD0 */
+__sbit __at (0xD0) PARITY ; /* PSW.0 - ACCUMULATOR PARITY FLAG */
+__sbit __at (0xD1) F1 ; /* PSW.1 - FLAG 1 */
+__sbit __at (0xD2) OV ; /* PSW.2 - OVERFLOW FLAG */
+__sbit __at (0xD3) RS0 ; /* PSW.3 - REGISTER BANK SELECT 0 */
+__sbit __at (0xD4) RS1 ; /* PSW.4 - REGISTER BANK SELECT 1 */
+__sbit __at (0xD5) F0 ; /* PSW.5 - FLAG 0 */
+__sbit __at (0xD6) AC ; /* PSW.6 - AUXILIARY CARRY FLAG */
+__sbit __at (0xD7) CY ; /* PSW.7 - CARRY FLAG */
+
+/* PCA0CN 0xD8 */
+__sbit __at (0xD8) CCF0 ; /* PCA0CN.0 - PCA MODULE 0 CAPTURE/COMPARE FLAG */
+__sbit __at (0xD9) CCF1 ; /* PCA0CN.1 - PCA MODULE 1 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDA) CCF2 ; /* PCA0CN.2 - PCA MODULE 2 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDB) CCF3 ; /* PCA0CN.3 - PCA MODULE 3 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDC) CCF4 ; /* PCA0CN.4 - PCA MODULE 4 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDE) CR ; /* PCA0CN.6 - PCA COUNTER/TIMER RUN CONTROL */
+__sbit __at (0xDF) CF ; /* PCA0CN.7 - PCA COUNTER/TIMER OVERFLOW FLAG */
+
+/* ADC0CN 0xE8 */
+__sbit __at (0xE8) AD0CM0 ; /* ADC0CN.0 - ADC 0 START OF CONV. MODE BIT 0 */
+__sbit __at (0xE9) AD0CM1 ; /* ADC0CN.1 - ADC 0 START OF CONV. MODE BIT 1 */
+__sbit __at (0xEA) AD0CM2 ; /* ADC0CN.2 - ADC 0 START OF CONV. MODE BIT 2 */
+__sbit __at (0xEB) AD0WINT ; /* ADC0CN.3 - ADC 0 WINDOW COMPARE INT. FLAG */
+__sbit __at (0xEC) AD0BUSY ; /* ADC0CN.4 - ADC 0 BUSY FLAG */
+__sbit __at (0xED) AD0INT ; /* ADC0CN.5 - ADC 0 CONV. COMPLETE INT. FLAG */
+__sbit __at (0xEE) AD0TM ; /* ADC0CN.6 - ADC 0 TRACK MODE */
+__sbit __at (0xEF) AD0EN ; /* ADC0CN.7 - ADC 0 ENABLE */
+
+/* SPI0CN 0xF8 */
+__sbit __at (0xF8) SPIEN ; /* SPI0CN.0 - SPI0 ENABLE */
+__sbit __at (0xF9) TXBMT ; /* SPI0CN.1 - TRANSMIT BUFFER EMPTY */
+__sbit __at (0xFA) NSSMD0 ; /* SPI0CN.2 - SLAVE SELECT MODE BIT 0 */
+__sbit __at (0xFB) NSSMD1 ; /* SPI0CN.3 - SLAVE SELECT MODE BIT 1 */
+__sbit __at (0xFC) RXOVRN ; /* SPI0CN.4 - RECEIVE OVERRUN FLAG */
+__sbit __at (0xFD) MODF ; /* SPI0CN.5 - MODE FAULT FLAG */
+__sbit __at (0xFE) WCOL ; /* SPI0CN.6 - WRITE COLLISION FLAG */
+__sbit __at (0xFF) SPIF ; /* SPI0CN.7 - SPI0 INTERRUPT FLAG */
+
+
+/* Predefined SFR Bit Masks */
+
+#define PCON_IDLE 0x01 /* PCON */
+#define PCON_STOP 0x02 /* PCON */
+#define T1M 0x08 /* CKCON */
+#define PSWE 0x01 /* PSCTL */
+#define PSEE 0x02 /* PSCTL */
+#define ECP0 0x20 /* EIE1 */
+#define ECP1 0x40 /* EIE1 */
+#define PORSF 0x02 /* RSTSRC */
+#define SWRSF 0x10 /* RSTSRC */
+#define ECCF 0x01 /* PCA0CPMn */
+#define PWM 0x02 /* PCA0CPMn */
+#define TOG 0x04 /* PCA0CPMn */
+#define MAT 0x08 /* PCA0CPMn */
+#define CAPN 0x10 /* PCA0CPMn */
+#define CAPP 0x20 /* PCA0CPMn */
+#define ECOM 0x40 /* PCA0CPMn */
+#define PWM16 0x80 /* PCA0CPMn */
+#define CP0E 0x10 /* XBR0 */
+#define CP0OEN 0x10 /* XBR0 */
+#define CP0AE 0x20 /* XBR0 */
+#define CP0AOEN 0x20 /* XBR0 */
+#define CP1E 0x40 /* XBR0 */
+#define CP1AE 0x80 /* XBR0 */
+
+#endif
--- /dev/null
+/*-------------------------------------------------------------------------
+ Register Declarations for the Cygnal/SiLabs C8051F32x Processor Range
+
+ Copyright (C) 2004 - Maarten Brock, sourceforge.brock@dse.nl
+
+ This library is free software; you can redistribute it and/or
+ modify it under the terms of the GNU Lesser General Public
+ License as published by the Free Software Foundation; either
+ version 2.1 of the License, or (at your option) any later version.
+
+ This library is distributed in the hope that it will be useful,
+ but WITHOUT ANY WARRANTY; without even the implied warranty of
+ MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
+ Lesser General Public License for more details.
+
+ You should have received a copy of the GNU Lesser General Public
+ License along with this library; if not, write to the Free Software
+ Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
+-------------------------------------------------------------------------*/
+
+#ifndef C8051F320_H
+#define C8051F320_H
+
+
+/* BYTE Registers */
+__sfr __at (0x80) P0 ; /* PORT 0 */
+__sfr __at (0x81) SP ; /* STACK POINTER */
+__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
+__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
+__sfr __at (0x87) PCON ; /* POWER CONTROL */
+__sfr __at (0x88) TCON ; /* TIMER CONTROL */
+__sfr __at (0x89) TMOD ; /* TIMER MODE */
+__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
+__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
+__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
+__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
+__sfr __at (0x8E) CKCON ; /* CLOCK CONTROL */
+__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W CONTROL */
+__sfr __at (0x90) P1 ; /* PORT 1 */
+__sfr __at (0x91) TMR3CN ; /* TIMER 3 CONTROL */
+__sfr __at (0x92) TMR3RLL ; /* TIMER 3 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0x93) TMR3RLH ; /* TIMER 3 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0x94) TMR3L ; /* TIMER 3 - LOW BYTE */
+__sfr __at (0x95) TMR3H ; /* TIMER 3 - HIGH BYTE */
+__sfr __at (0x96) USB0ADR ; /* USB0 INDIRECT ADDRESS REGISTER */
+__sfr __at (0x97) USB0DAT ; /* USB0 DATA REGISTER */
+__sfr __at (0x98) SCON ; /* SERIAL PORT CONTROL */
+__sfr __at (0x98) SCON0 ; /* SERIAL PORT CONTROL */
+__sfr __at (0x99) SBUF ; /* SERIAL PORT BUFFER */
+__sfr __at (0x99) SBUF0 ; /* SERIAL PORT BUFFER */
+__sfr __at (0x9A) CPT1CN ; /* COMPARATOR 1 CONTROL */
+__sfr __at (0x9B) CPT0CN ; /* COMPARATOR 0 CONTROL */
+__sfr __at (0x9C) CPT1MD ; /* COMPARATOR 1 MODE SELECTION */
+__sfr __at (0x9D) CPT0MD ; /* COMPARATOR 0 MODE SELECTION */
+__sfr __at (0x9E) CPT1MX ; /* COMPARATOR 1 MUX SELECTION */
+__sfr __at (0x9F) CPT0MX ; /* COMPARATOR 0 MUX SELECTION */
+__sfr __at (0xA0) P2 ; /* PORT 2 */
+__sfr __at (0xA1) SPI0CFG ; /* SPI0 CONFIGURATION */
+__sfr __at (0xA2) SPI0CKR ; /* SPI0 CLOCK RATE CONTROL */
+__sfr __at (0xA3) SPI0DAT ; /* SPI0 DATA */
+__sfr __at (0xA4) P0MDOUT ; /* PORT 0 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA5) P1MDOUT ; /* PORT 1 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA6) P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA7) P3MDOUT ; /* PORT 3 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
+__sfr __at (0xA9) CLKSEL ; /* SYSTEM CLOCK SELECT */
+__sfr __at (0xAA) EMI0CN ; /* EXTERNAL MEMORY INTERFACE CONTROL */
+__sfr __at (0xAA) _XPAGE ; /* XDATA/PDATA PAGE */
+__sfr __at (0xB0) P3 ; /* PORT 3 */
+__sfr __at (0xB1) OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
+__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
+__sfr __at (0xB3) OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */
+__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
+__sfr __at (0xB7) FLKEY ; /* FLASH ACESS LIMIT */
+__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
+__sfr __at (0xB9) CLKMUL ; /* CLOCK MULTIPLIER CONTROL REGISTER */
+__sfr __at (0xBA) AMX0N ; /* ADC 0 MUX NEGATIVE CHANNEL SELECTION */
+__sfr __at (0xBB) AMX0P ; /* ADC 0 MUX POSITIVE CHANNEL SELECTION */
+__sfr __at (0xBC) ADC0CF ; /* ADC 0 CONFIGURATION */
+__sfr __at (0xBD) ADC0L ; /* ADC 0 DATA WORD LSB */
+__sfr __at (0xBE) ADC0H ; /* ADC 0 DATA WORD MSB */
+__sfr __at (0xC0) SMB0CN ; /* SMBUS CONTROL */
+__sfr __at (0xC1) SMB0CF ; /* SMBUS CONFIGURATION */
+__sfr __at (0xC2) SMB0DAT ; /* SMBUS DATA */
+__sfr __at (0xC3) ADC0GTL ; /* ADC 0 GREATER-THAN LOW BYTE */
+__sfr __at (0xC4) ADC0GTH ; /* ADC 0 GREATER-THAN HIGH BYTE */
+__sfr __at (0xC5) ADC0LTL ; /* ADC 0 LESS-THAN LOW BYTE */
+__sfr __at (0xC6) ADC0LTH ; /* ADC 0 LESS-THAN HIGH BYTE */
+__sfr __at (0xC8) T2CON ; /* TIMER 2 CONTROL */
+__sfr __at (0xC8) TMR2CN ; /* TIMER 2 CONTROL */
+__sfr __at (0xC9) REG0CN ; /* VOLTAGE REGULATOR CONTROL */
+__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0xCA) TMR2RLL ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0xCB) TMR2RLH ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
+__sfr __at (0xCC) TMR2L ; /* TIMER 2 - LOW BYTE */
+__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
+__sfr __at (0xCD) TMR2H ; /* TIMER 2 - HIGH BYTE */
+__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
+__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
+__sfr __at (0xD4) P0SKIP ; /* PORT 0 SKIP */
+__sfr __at (0xD5) P1SKIP ; /* PORT 1 SKIP */
+__sfr __at (0xD6) P2SKIP ; /* PORT 2 SKIP */
+__sfr __at (0xD7) USB0XCN ; /* USB0 TRANSCEIVER CONTROL */
+__sfr __at (0xD8) PCA0CN ; /* PCA CONTROL */
+__sfr __at (0xD9) PCA0MD ; /* PCA MODE */
+__sfr __at (0xDA) PCA0CPM0 ; /* PCA MODULE 0 MODE REGISTER */
+__sfr __at (0xDB) PCA0CPM1 ; /* PCA MODULE 1 MODE REGISTER */
+__sfr __at (0xDC) PCA0CPM2 ; /* PCA MODULE 2 MODE REGISTER */
+__sfr __at (0xDD) PCA0CPM3 ; /* PCA MODULE 3 MODE REGISTER */
+__sfr __at (0xDE) PCA0CPM4 ; /* PCA MODULE 4 MODE REGISTER */
+__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
+__sfr __at (0xE1) XBR0 ; /* PORT MUX CONFIGURATION REGISTER 0 */
+__sfr __at (0xE2) XBR1 ; /* PORT MUX CONFIGURATION REGISTER 1 */
+__sfr __at (0xE4) IT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
+__sfr __at (0xE4) INT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
+__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
+__sfr __at (0xE7) EIE2 ; /* EXTERNAL INTERRUPT ENABLE 2 */
+__sfr __at (0xE8) ADC0CN ; /* ADC 0 CONTROL */
+__sfr __at (0xE9) PCA0CPL1 ; /* PCA CAPTURE 1 LOW */
+__sfr __at (0xEA) PCA0CPH1 ; /* PCA CAPTURE 1 HIGH */
+__sfr __at (0xEB) PCA0CPL2 ; /* PCA CAPTURE 2 LOW */
+__sfr __at (0xEC) PCA0CPH2 ; /* PCA CAPTURE 2 HIGH */
+__sfr __at (0xED) PCA0CPL3 ; /* PCA CAPTURE 3 LOW */
+__sfr __at (0xEE) PCA0CPH3 ; /* PCA CAPTURE 3 HIGH */
+__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
+__sfr __at (0xF0) B ; /* B REGISTER */
+__sfr __at (0xF1) P0MODE ; /* PORT 0 INPUT MODE CONFIGURATION */
+__sfr __at (0xF1) P0MDIN ; /* PORT 0 INPUT MODE CONFIGURATION */
+__sfr __at (0xF2) P1MODE ; /* PORT 1 INPUT MODE CONFIGURATION */
+__sfr __at (0xF2) P1MDIN ; /* PORT 1 INPUT MODE CONFIGURATION */
+__sfr __at (0xF3) P2MODE ; /* PORT 2 INPUT MODE CONFIGURATION */
+__sfr __at (0xF3) P2MDIN ; /* PORT 2 INPUT MODE CONFIGURATION */
+__sfr __at (0xF4) P3MODE ; /* PORT 3 INPUT MODE CONFIGURATION */
+__sfr __at (0xF4) P3MDIN ; /* PORT 3 INPUT MODE CONFIGURATION */
+__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
+__sfr __at (0xF7) EIP2 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 2 */
+__sfr __at (0xF8) SPI0CN ; /* SPI0 CONTROL */
+__sfr __at (0xF9) PCA0L ; /* PCA COUNTER LOW */
+__sfr __at (0xFA) PCA0H ; /* PCA COUNTER HIGH */
+__sfr __at (0xFB) PCA0CPL0 ; /* PCA CAPTURE 0 LOW */
+__sfr __at (0xFC) PCA0CPH0 ; /* PCA CAPTURE 0 HIGH */
+__sfr __at (0xFD) PCA0CPL4 ; /* PCA CAPTURE 4 LOW */
+__sfr __at (0xFE) PCA0CPH4 ; /* PCA CAPTURE 4 HIGH */
+__sfr __at (0xFF) VDM0CN ; /* VDD MONITOR CONTROL */
+
+
+/* WORD/DWORD Registers */
+
+__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
+__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
+__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
+__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
+__sfr16 __at (0xCBCA) TMR2RL ; /* TIMER 2 CAPTURE REGISTER WORD */
+__sfr16 __at (0x9594) TMR3 ; /* TIMER 3 COUNTER */
+__sfr16 __at (0x9392) TMR3RL ; /* TIMER 3 CAPTURE REGISTER WORD */
+__sfr16 __at (0xBEBD) ADC0 ; /* ADC 0 DATA WORD */
+__sfr16 __at (0xC4C3) ADC0GT ; /* ADC 0 GREATER-THAN REGISTER WORD */
+__sfr16 __at (0xC6C5) ADC0LT ; /* ADC 0 LESS-THAN REGISTER WORD */
+__sfr16 __at (0xFAF9) PCA0 ; /* PCA COUNTER */
+__sfr16 __at (0xFCFB) PCA0CP0 ; /* PCA CAPTURE 0 WORD */
+__sfr16 __at (0xEAE9) PCA0CP1 ; /* PCA CAPTURE 1 WORD */
+__sfr16 __at (0xECEB) PCA0CP2 ; /* PCA CAPTURE 2 WORD */
+__sfr16 __at (0xEEED) PCA0CP3 ; /* PCA CAPTURE 3 WORD */
+__sfr16 __at (0xFEFD) PCA0CP4 ; /* PCA CAPTURE 4 WORD */
+
+
+/* BIT Registers */
+
+/* P0 0x80 */
+__sbit __at (0x80) P0_0 ;
+__sbit __at (0x81) P0_1 ;
+__sbit __at (0x82) P0_2 ;
+__sbit __at (0x83) P0_3 ;
+__sbit __at (0x84) P0_4 ;
+__sbit __at (0x85) P0_5 ;
+__sbit __at (0x86) P0_6 ;
+__sbit __at (0x87) P0_7 ;
+
+/* TCON 0x88 */
+__sbit __at (0x88) IT0 ; /* TCON.0 - EXT. INTERRUPT 0 TYPE */
+__sbit __at (0x89) IE0 ; /* TCON.1 - EXT. INTERRUPT 0 EDGE FLAG */
+__sbit __at (0x8A) IT1 ; /* TCON.2 - EXT. INTERRUPT 1 TYPE */
+__sbit __at (0x8B) IE1 ; /* TCON.3 - EXT. INTERRUPT 1 EDGE FLAG */
+__sbit __at (0x8C) TR0 ; /* TCON.4 - TIMER 0 ON/OFF CONTROL */
+__sbit __at (0x8D) TF0 ; /* TCON.5 - TIMER 0 OVERFLOW FLAG */
+__sbit __at (0x8E) TR1 ; /* TCON.6 - TIMER 1 ON/OFF CONTROL */
+__sbit __at (0x8F) TF1 ; /* TCON.7 - TIMER 1 OVERFLOW FLAG */
+
+/* P1 0x90 */
+__sbit __at (0x90) P1_0 ;
+__sbit __at (0x91) P1_1 ;
+__sbit __at (0x92) P1_2 ;
+__sbit __at (0x93) P1_3 ;
+__sbit __at (0x94) P1_4 ;
+__sbit __at (0x95) P1_5 ;
+__sbit __at (0x96) P1_6 ;
+__sbit __at (0x97) P1_7 ;
+
+/* SCON 0x98 */
+__sbit __at (0x98) RI ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
+__sbit __at (0x98) RI0 ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
+__sbit __at (0x99) TI ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
+__sbit __at (0x99) TI0 ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
+__sbit __at (0x9A) RB8 ; /* SCON.2 - RECEIVE BIT 8 */
+__sbit __at (0x9A) RB80 ; /* SCON.2 - RECEIVE BIT 8 */
+__sbit __at (0x9B) TB8 ; /* SCON.3 - TRANSMIT BIT 8 */
+__sbit __at (0x9B) TB80 ; /* SCON.3 - TRANSMIT BIT 8 */
+__sbit __at (0x9C) REN ; /* SCON.4 - RECEIVE ENABLE */
+__sbit __at (0x9C) REN0 ; /* SCON.4 - RECEIVE ENABLE */
+__sbit __at (0x9D) SM2 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
+__sbit __at (0x9D) MCE0 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
+__sbit __at (0x9F) SM0 ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
+__sbit __at (0x9F) S0MODE ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
+
+/* P2 0xA0 */
+__sbit __at (0xA0) P2_0 ;
+__sbit __at (0xA1) P2_1 ;
+__sbit __at (0xA2) P2_2 ;
+__sbit __at (0xA3) P2_3 ;
+__sbit __at (0xA4) P2_4 ;
+__sbit __at (0xA5) P2_5 ;
+__sbit __at (0xA6) P2_6 ;
+__sbit __at (0xA7) P2_7 ;
+
+/* IE 0xA8 */
+__sbit __at (0xA8) EX0 ; /* IE.0 - EXTERNAL INTERRUPT 0 ENABLE */
+__sbit __at (0xA9) ET0 ; /* IE.1 - TIMER 0 INTERRUPT ENABLE */
+__sbit __at (0xAA) EX1 ; /* IE.2 - EXTERNAL INTERRUPT 1 ENABLE */
+__sbit __at (0xAB) ET1 ; /* IE.3 - TIMER 1 INTERRUPT ENABLE */
+__sbit __at (0xAC) ES ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
+__sbit __at (0xAC) ES0 ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
+__sbit __at (0xAD) ET2 ; /* IE.5 - TIMER 2 INTERRUPT ENABLE */
+__sbit __at (0xAE) ESPI0 ; /* IE.6 - SPI0 INTERRUPT ENABLE */
+__sbit __at (0xAF) EA ; /* IE.7 - GLOBAL INTERRUPT ENABLE */
+
+/* P3 0xB0 */
+__sbit __at (0xB0) P3_0 ;
+__sbit __at (0xB1) P3_1 ;
+__sbit __at (0xB2) P3_2 ;
+__sbit __at (0xB3) P3_3 ;
+__sbit __at (0xB4) P3_4 ;
+__sbit __at (0xB5) P3_5 ;
+__sbit __at (0xB6) P3_6 ;
+__sbit __at (0xB7) P3_7 ;
+
+/* IP 0xB8 */
+__sbit __at (0xB8) PX0 ; /* IP.0 - EXTERNAL INTERRUPT 0 PRIORITY */
+__sbit __at (0xB9) PT0 ; /* IP.1 - TIMER 0 PRIORITY */
+__sbit __at (0xBA) PX1 ; /* IP.2 - EXTERNAL INTERRUPT 1 PRIORITY */
+__sbit __at (0xBB) PT1 ; /* IP.3 - TIMER 1 PRIORITY */
+__sbit __at (0xBC) PS ; /* IP.4 - SERIAL PORT PRIORITY */
+__sbit __at (0xBC) PS0 ; /* IP.4 - SERIAL PORT PRIORITY */
+__sbit __at (0xBD) PT2 ; /* IP.5 - TIMER 2 PRIORITY */
+__sbit __at (0xBE) PSPI0 ; /* IP.6 - SPI0 PRIORITY */
+
+/* SMB0CN 0xC0 */
+__sbit __at (0xC0) SI ; /* SMB0CN.0 - SMBUS 0 INTERRUPT PENDING FLAG */
+__sbit __at (0xC1) ACK ; /* SMB0CN.1 - SMBUS 0 ACKNOWLEDGE FLAG */
+__sbit __at (0xC2) ARBLOST ; /* SMB0CN.2 - SMBUS 0 ARBITRATION LOST INDICATOR */
+__sbit __at (0xC3) ACKRQ ; /* SMB0CN.3 - SMBUS 0 ACKNOWLEDGE REQUEST */
+__sbit __at (0xC4) STO ; /* SMB0CN.4 - SMBUS 0 STOP FLAG */
+__sbit __at (0xC5) STA ; /* SMB0CN.5 - SMBUS 0 START FLAG */
+__sbit __at (0xC6) TXMODE ; /* SMB0CN.6 - SMBUS 0 TRANSMIT MODE INDICATOR */
+__sbit __at (0xC7) MASTER ; /* SMB0CN.7 - SMBUS 0 MASTER/SLAVE INDICATOR */
+
+/* TMR2CN 0xC8 */
+__sbit __at (0xC8) T2XCLK ; /* TMR2CN.0 - TIMER 2 EXTERNAL CLOCK SELECT */
+__sbit __at (0xCA) TR2 ; /* TMR2CN.2 - TIMER 2 ON/OFF CONTROL */
+__sbit __at (0xCB) T2SPLIT ; /* TMR2CN.3 - TIMER 2 SPLIT MODE ENABLE */
+__sbit __at (0xCC) T2SOF ; /* TMR2CN.4 - TIMER 2 START_OF_FRAME CAPTURE ENA */
+__sbit __at (0xCD) TF2LEN ; /* TMR2CN.5 - TIMER 2 LOW BYTE INTERRUPT ENABLE */
+__sbit __at (0xCE) TF2L ; /* TMR2CN.6 - TIMER 2 LOW BYTE OVERFLOW FLAG */
+__sbit __at (0xCF) TF2 ; /* TMR2CN.7 - TIMER 2 OVERFLOW FLAG */
+__sbit __at (0xCF) TF2H ; /* TMR2CN.7 - TIMER 2 HIGH BYTE OVERFLOW FLAG */
+
+/* PSW 0xD0 */
+__sbit __at (0xD0) PARITY ; /* PSW.0 - ACCUMULATOR PARITY FLAG */
+__sbit __at (0xD1) F1 ; /* PSW.1 - FLAG 1 */
+__sbit __at (0xD2) OV ; /* PSW.2 - OVERFLOW FLAG */
+__sbit __at (0xD3) RS0 ; /* PSW.3 - REGISTER BANK SELECT 0 */
+__sbit __at (0xD4) RS1 ; /* PSW.4 - REGISTER BANK SELECT 1 */
+__sbit __at (0xD5) F0 ; /* PSW.5 - FLAG 0 */
+__sbit __at (0xD6) AC ; /* PSW.6 - AUXILIARY CARRY FLAG */
+__sbit __at (0xD7) CY ; /* PSW.7 - CARRY FLAG */
+
+/* PCA0CN 0xD8 */
+__sbit __at (0xD8) CCF0 ; /* PCA0CN.0 - PCA MODULE 0 CAPTURE/COMPARE FLAG */
+__sbit __at (0xD9) CCF1 ; /* PCA0CN.1 - PCA MODULE 1 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDA) CCF2 ; /* PCA0CN.2 - PCA MODULE 2 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDB) CCF3 ; /* PCA0CN.3 - PCA MODULE 3 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDC) CCF4 ; /* PCA0CN.4 - PCA MODULE 4 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDE) CR ; /* PCA0CN.6 - PCA COUNTER/TIMER RUN CONTROL */
+__sbit __at (0xDF) CF ; /* PCA0CN.7 - PCA COUNTER/TIMER OVERFLOW FLAG */
+
+/* ADC0CN 0xE8 */
+__sbit __at (0xE8) AD0CM0 ; /* ADC0CN.0 - ADC 0 START OF CONV. MODE BIT 0 */
+__sbit __at (0xE9) AD0CM1 ; /* ADC0CN.1 - ADC 0 START OF CONV. MODE BIT 1 */
+__sbit __at (0xEA) AD0CM2 ; /* ADC0CN.2 - ADC 0 START OF CONV. MODE BIT 2 */
+__sbit __at (0xEB) AD0WINT ; /* ADC0CN.3 - ADC 0 WINDOW COMPARE INT. FLAG */
+__sbit __at (0xEC) AD0BUSY ; /* ADC0CN.4 - ADC 0 BUSY FLAG */
+__sbit __at (0xED) AD0INT ; /* ADC0CN.5 - ADC 0 CONV. COMPLETE INT. FLAG */
+__sbit __at (0xEE) AD0TM ; /* ADC0CN.6 - ADC 0 TRACK MODE */
+__sbit __at (0xEF) AD0EN ; /* ADC0CN.7 - ADC 0 ENABLE */
+
+/* SPI0CN 0xF8 */
+__sbit __at (0xF8) SPIEN ; /* SPI0CN.0 - SPI0 ENABLE */
+__sbit __at (0xF9) TXBMT ; /* SPI0CN.1 - TRANSMIT BUFFER EMPTY */
+__sbit __at (0xFA) NSSMD0 ; /* SPI0CN.2 - SLAVE SELECT MODE BIT 0 */
+__sbit __at (0xFB) NSSMD1 ; /* SPI0CN.3 - SLAVE SELECT MODE BIT 1 */
+__sbit __at (0xFC) RXOVRN ; /* SPI0CN.4 - RECEIVE OVERRUN FLAG */
+__sbit __at (0xFD) MODF ; /* SPI0CN.5 - MODE FAULT FLAG */
+__sbit __at (0xFE) WCOL ; /* SPI0CN.6 - WRITE COLLISION FLAG */
+__sbit __at (0xFF) SPIF ; /* SPI0CN.7 - SPI0 INTERRUPT FLAG */
+
+
+/* Predefined SFR Bit Masks */
+
+#define PCON_IDLE 0x01 /* PCON */
+#define PCON_STOP 0x02 /* PCON */
+#define T1M 0x08 /* CKCON */
+#define PSWE 0x01 /* PSCTL */
+#define PSEE 0x02 /* PSCTL */
+#define ECP0 0x20 /* EIE1 */
+#define ECP1 0x40 /* EIE1 */
+#define PORSF 0x02 /* RSTSRC */
+#define SWRSF 0x10 /* RSTSRC */
+#define ECCF 0x01 /* PCA0CPMn */
+#define PWM 0x02 /* PCA0CPMn */
+#define TOG 0x04 /* PCA0CPMn */
+#define MAT 0x08 /* PCA0CPMn */
+#define CAPN 0x10 /* PCA0CPMn */
+#define CAPP 0x20 /* PCA0CPMn */
+#define ECOM 0x40 /* PCA0CPMn */
+#define PWM16 0x80 /* PCA0CPMn */
+#define CP0E 0x10 /* XBR0 */
+#define CP0OEN 0x10 /* XBR0 */
+#define CP0AE 0x20 /* XBR0 */
+#define CP0AOEN 0x20 /* XBR0 */
+#define CP1E 0x40 /* XBR0 */
+#define CP1AE 0x80 /* XBR0 */
+
+#endif
--- /dev/null
+/*-------------------------------------------------------------------------
+ Register Declarations for the Cygnal/SiLabs C8051F326/7 Processor Range
+
+ Copyright (C) 2006 - Maarten Brock, sourceforge.brock@dse.nl
+
+ This library is free software; you can redistribute it and/or
+ modify it under the terms of the GNU Lesser General Public
+ License as published by the Free Software Foundation; either
+ version 2.1 of the License, or (at your option) any later version.
+
+ This library is distributed in the hope that it will be useful,
+ but WITHOUT ANY WARRANTY; without even the implied warranty of
+ MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
+ Lesser General Public License for more details.
+
+ You should have received a copy of the GNU Lesser General Public
+ License along with this library; if not, write to the Free Software
+ Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
+-------------------------------------------------------------------------*/
+
+#ifndef C8051F326_H
+#define C8051F326_H
+
+
+/* BYTE Registers */
+__sfr __at (0x80) P0 ; /* PORT 0 */
+__sfr __at (0x81) SP ; /* STACK POINTER */
+__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
+__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
+__sfr __at (0x87) PCON ; /* POWER CONTROL */
+__sfr __at (0x88) TCON ; /* TIMER CONTROL */
+__sfr __at (0x89) TMOD ; /* TIMER MODE */
+__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
+__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
+__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
+__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
+__sfr __at (0x8E) CKCON ; /* CLOCK CONTROL */
+__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W CONTROL */
+__sfr __at (0x91) SBCON0 ; /* BAUDRATE GENERATOR 0 CONTROL */
+__sfr __at (0x93) SBRLL0 ; /* BAUDRATE GENERATOR 0 RELOAD VALUE - LOW BYTE */
+__sfr __at (0x94) SBRLH0 ; /* BAUDRATE GENERATOR 0 RELOAD VALUE - HIGH BYTE */
+__sfr __at (0x96) USB0ADR ; /* USB0 INDIRECT ADDRESS REGISTER */
+__sfr __at (0x97) USB0DAT ; /* USB0 DATA REGISTER */
+__sfr __at (0x98) SCON ; /* UART0 CONTROL */
+__sfr __at (0x98) SCON0 ; /* UART0 CONTROL */
+__sfr __at (0x99) SBUF ; /* UART0 BUFFER */
+__sfr __at (0x99) SBUF0 ; /* UART0 BUFFER */
+__sfr __at (0x9A) SMOD0 ; /* UART0 MODE */
+__sfr __at (0xA0) P2 ; /* PORT 2 */
+__sfr __at (0xA4) P0MDOUT ; /* PORT 0 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA6) P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA7) P3MDOUT ; /* PORT 3 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
+__sfr __at (0xA9) CLKSEL ; /* SYSTEM CLOCK SELECT */
+__sfr __at (0xAA) EMI0CN ; /* EXTERNAL MEMORY INTERFACE CONTROL */
+__sfr __at (0xAA) _XPAGE ; /* XDATA/PDATA PAGE */
+__sfr __at (0xB0) P3 ; /* PORT 3 */
+__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
+__sfr __at (0xB3) OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */
+__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
+__sfr __at (0xB7) FLKEY ; /* FLASH ACESS LIMIT */
+__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
+__sfr __at (0xB9) CLKMUL ; /* CLOCK MULTIPLIER CONTROL REGISTER */
+__sfr __at (0xC9) REG0CN ; /* VOLTAGE REGULATOR CONTROL */
+__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
+__sfr __at (0xD7) USB0XCN ; /* USB0 TRANSCEIVER CONTROL */
+__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
+__sfr __at (0xE2) GPIOCN ; /* GLOBAL PORT I/O CONTROL */
+__sfr __at (0xE3) OSCLCN ; /* LOW-FREQUENCY OSCILLATOR CONTROL */
+__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
+__sfr __at (0xE7) EIE2 ; /* EXTERNAL INTERRUPT ENABLE 2 */
+__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
+__sfr __at (0xF0) B ; /* B REGISTER */
+__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
+__sfr __at (0xF7) EIP2 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 2 */
+__sfr __at (0xFF) VDM0CN ; /* VDD MONITOR CONTROL */
+
+
+/* WORD/DWORD Registers */
+
+__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
+__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
+__sfr16 __at (0x9493) SBRL0 ; /* BAUDRATE GENERATOR 0 RELOAD VALUE WORD */
+
+
+/* BIT Registers */
+
+/* P0 0x80 */
+__sbit __at (0x80) P0_0 ;
+__sbit __at (0x81) P0_1 ;
+__sbit __at (0x82) P0_2 ;
+__sbit __at (0x83) P0_3 ;
+__sbit __at (0x84) P0_4 ;
+__sbit __at (0x85) P0_5 ;
+__sbit __at (0x86) P0_6 ;
+__sbit __at (0x87) P0_7 ;
+
+/* TCON 0x88 */
+__sbit __at (0x88) IT0 ; /* TCON.0 - EXT. INTERRUPT 0 TYPE */
+__sbit __at (0x89) IE0 ; /* TCON.1 - EXT. INTERRUPT 0 EDGE FLAG */
+__sbit __at (0x8A) IT1 ; /* TCON.2 - EXT. INTERRUPT 1 TYPE */
+__sbit __at (0x8B) IE1 ; /* TCON.3 - EXT. INTERRUPT 1 EDGE FLAG */
+__sbit __at (0x8C) TR0 ; /* TCON.4 - TIMER 0 ON/OFF CONTROL */
+__sbit __at (0x8D) TF0 ; /* TCON.5 - TIMER 0 OVERFLOW FLAG */
+__sbit __at (0x8E) TR1 ; /* TCON.6 - TIMER 1 ON/OFF CONTROL */
+__sbit __at (0x8F) TF1 ; /* TCON.7 - TIMER 1 OVERFLOW FLAG */
+
+/* SCON 0x98 */
+__sbit __at (0x98) RI ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
+__sbit __at (0x98) RI0 ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
+__sbit __at (0x99) TI ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
+__sbit __at (0x99) TI0 ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
+__sbit __at (0x9A) RB8 ; /* SCON.2 - RECEIVE BIT 8 */
+__sbit __at (0x9A) RBX0 ; /* SCON.2 - EXTRA RECEIVE BIT */
+__sbit __at (0x9B) TB8 ; /* SCON.3 - TRANSMIT BIT 8 */
+__sbit __at (0x9B) TBX0 ; /* SCON.3 - EXTRA TRANSMIT BIT */
+__sbit __at (0x9C) REN ; /* SCON.4 - RECEIVE ENABLE */
+__sbit __at (0x9C) REN0 ; /* SCON.4 - RECEIVE ENABLE */
+__sbit __at (0x9E) PERR0 ; /* SCON.6 - PARITY ERROR FLAG */
+__sbit __at (0x9F) OVR0 ; /* SCON.7 - RECEIVE FIFO OVERRUN FLAG */
+
+/* P2 0xA0 */
+__sbit __at (0xA0) P2_0 ;
+__sbit __at (0xA1) P2_1 ;
+__sbit __at (0xA2) P2_2 ;
+__sbit __at (0xA3) P2_3 ;
+__sbit __at (0xA4) P2_4 ;
+__sbit __at (0xA5) P2_5 ;
+
+/* IE 0xA8 */
+__sbit __at (0xA8) EX0 ; /* IE.0 - EXTERNAL INTERRUPT 0 ENABLE */
+__sbit __at (0xA9) ET0 ; /* IE.1 - TIMER 0 INTERRUPT ENABLE */
+__sbit __at (0xAA) EX1 ; /* IE.2 - EXTERNAL INTERRUPT 1 ENABLE */
+__sbit __at (0xAB) ET1 ; /* IE.3 - TIMER 1 INTERRUPT ENABLE */
+__sbit __at (0xAC) ES ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
+__sbit __at (0xAC) ES0 ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
+__sbit __at (0xAF) EA ; /* IE.7 - GLOBAL INTERRUPT ENABLE */
+
+/* P3 0xB0 */
+__sbit __at (0xB0) P3_0 ;
+
+/* IP 0xB8 */
+__sbit __at (0xB8) PX0 ; /* IP.0 - EXTERNAL INTERRUPT 0 PRIORITY */
+__sbit __at (0xB9) PT0 ; /* IP.1 - TIMER 0 PRIORITY */
+__sbit __at (0xBA) PX1 ; /* IP.2 - EXTERNAL INTERRUPT 1 PRIORITY */
+__sbit __at (0xBB) PT1 ; /* IP.3 - TIMER 1 PRIORITY */
+__sbit __at (0xBC) PS ; /* IP.4 - SERIAL PORT PRIORITY */
+__sbit __at (0xBC) PS0 ; /* IP.4 - SERIAL PORT PRIORITY */
+
+/* PSW 0xD0 */
+__sbit __at (0xD0) PARITY ; /* PSW.0 - ACCUMULATOR PARITY FLAG */
+__sbit __at (0xD1) F1 ; /* PSW.1 - FLAG 1 */
+__sbit __at (0xD2) OV ; /* PSW.2 - OVERFLOW FLAG */
+__sbit __at (0xD3) RS0 ; /* PSW.3 - REGISTER BANK SELECT 0 */
+__sbit __at (0xD4) RS1 ; /* PSW.4 - REGISTER BANK SELECT 1 */
+__sbit __at (0xD5) F0 ; /* PSW.5 - FLAG 0 */
+__sbit __at (0xD6) AC ; /* PSW.6 - AUXILIARY CARRY FLAG */
+__sbit __at (0xD7) CY ; /* PSW.7 - CARRY FLAG */
+
+
+/* Predefined SFR Bit Masks */
+
+#define PCON_IDLE 0x01 /* PCON */
+#define PCON_STOP 0x02 /* PCON */
+#define T0M 0x04 /* CKCON */
+#define T1M 0x08 /* CKCON */
+#define PSWE 0x01 /* PSCTL */
+#define PSEE 0x02 /* PSCTL */
+#define EUSB0 0x02 /* EIE1 */
+#define EVBUS 0x01 /* EIE2 */
+#define PORSF 0x02 /* RSTSRC */
+#define SWRSF 0x10 /* RSTSRC */
+
+#endif
--- /dev/null
+/*-------------------------------------------------------------------------
+ Register Declarations for the Cygnal/SiLabs C8051F33x Processor Range
+
+ Copyright (C) 2004 - Maarten Brock, sourceforge.brock@dse.nl
+
+ This library is free software; you can redistribute it and/or
+ modify it under the terms of the GNU Lesser General Public
+ License as published by the Free Software Foundation; either
+ version 2.1 of the License, or (at your option) any later version.
+
+ This library is distributed in the hope that it will be useful,
+ but WITHOUT ANY WARRANTY; without even the implied warranty of
+ MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
+ Lesser General Public License for more details.
+
+ You should have received a copy of the GNU Lesser General Public
+ License along with this library; if not, write to the Free Software
+ Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
+-------------------------------------------------------------------------*/
+
+#ifndef C8051F330_H
+#define C8051F330_H
+
+
+/* BYTE Registers */
+
+__sfr __at (0x80) P0 ; /* PORT 0 */
+__sfr __at (0x81) SP ; /* STACK POINTER */
+__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
+__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
+__sfr __at (0x87) PCON ; /* POWER CONTROL */
+__sfr __at (0x88) TCON ; /* TIMER CONTROL */
+__sfr __at (0x89) TMOD ; /* TIMER MODE */
+__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
+__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
+__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
+__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
+__sfr __at (0x8E) CKCON ; /* CLOCK CONTROL */
+__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W CONTROL */
+__sfr __at (0x90) P1 ; /* PORT 1 */
+__sfr __at (0x91) TMR3CN ; /* TIMER 3 CONTROL */
+__sfr __at (0x92) TMR3RLL ; /* TIMER 3 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0x93) TMR3RLH ; /* TIMER 3 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0x94) TMR3L ; /* TIMER 3 - LOW BYTE */
+__sfr __at (0x95) TMR3H ; /* TIMER 3 - HIGH BYTE */
+__sfr __at (0x96) IDA0L ; /* CURRENT MODE DAC 0 - LOW BYTE */
+__sfr __at (0x97) IDA0H ; /* CURRENT MODE DAC 0 - HIGH BYTE */
+__sfr __at (0x98) SCON ; /* SERIAL PORT CONTROL */
+__sfr __at (0x98) SCON0 ; /* SERIAL PORT CONTROL */
+__sfr __at (0x99) SBUF ; /* SERIAL PORT BUFFER */
+__sfr __at (0x99) SBUF0 ; /* SERIAL PORT BUFFER */
+__sfr __at (0x9B) CPT0CN ; /* COMPARATOR 0 CONTROL */
+__sfr __at (0x9D) CPT0MD ; /* COMPARATOR 0 MODE SELECTION */
+__sfr __at (0x9F) CPT0MX ; /* COMPARATOR 0 MUX SELECTION */
+__sfr __at (0xA0) P2 ; /* PORT 2 */
+__sfr __at (0xA1) SPI0CFG ; /* SPI0 CONFIGURATION */
+__sfr __at (0xA2) SPI0CKR ; /* SPI0 CLOCK RATE CONTROL */
+__sfr __at (0xA3) SPI0DAT ; /* SPI0 DATA */
+__sfr __at (0xA4) P0MDOUT ; /* PORT 0 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA5) P1MDOUT ; /* PORT 1 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA6) P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
+__sfr __at (0xA9) CLKSEL ; /* SYSTEM CLOCK SELECT */
+__sfr __at (0xAA) EMI0CN ; /* EXTERNAL MEMORY INTERFACE CONTROL */
+__sfr __at (0xAA) _XPAGE ; /* XDATA/PDATA PAGE */
+__sfr __at (0xB1) OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
+__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
+__sfr __at (0xB3) OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */
+__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
+__sfr __at (0xB7) FLKEY ; /* FLASH ACESS LIMIT */
+__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
+__sfr __at (0xB9) IDA0CN ; /* CURRENT MODE DAC 0 - CONTROL */
+__sfr __at (0xBA) AMX0N ; /* ADC 0 MUX NEGATIVE CHANNEL SELECTION */
+__sfr __at (0xBB) AMX0P ; /* ADC 0 MUX POSITIVE CHANNEL SELECTION */
+__sfr __at (0xBC) ADC0CF ; /* ADC 0 CONFIGURATION */
+__sfr __at (0xBD) ADC0L ; /* ADC 0 DATA WORD LSB */
+__sfr __at (0xBE) ADC0H ; /* ADC 0 DATA WORD MSB */
+__sfr __at (0xC0) SMB0CN ; /* SMBUS CONTROL */
+__sfr __at (0xC1) SMB0CF ; /* SMBUS CONFIGURATION */
+__sfr __at (0xC2) SMB0DAT ; /* SMBUS DATA */
+__sfr __at (0xC3) ADC0GTL ; /* ADC 0 GREATER-THAN LOW BYTE */
+__sfr __at (0xC4) ADC0GTH ; /* ADC 0 GREATER-THAN HIGH BYTE */
+__sfr __at (0xC5) ADC0LTL ; /* ADC 0 LESS-THAN LOW BYTE */
+__sfr __at (0xC6) ADC0LTH ; /* ADC 0 LESS-THAN HIGH BYTE */
+__sfr __at (0xC8) T2CON ; /* TIMER 2 CONTROL */
+__sfr __at (0xC8) TMR2CN ; /* TIMER 2 CONTROL */
+__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0xCA) TMR2RLL ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0xCB) TMR2RLH ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
+__sfr __at (0xCC) TMR2L ; /* TIMER 2 - LOW BYTE */
+__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
+__sfr __at (0xCD) TMR2H ; /* TIMER 2 - HIGH BYTE */
+__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
+__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
+__sfr __at (0xD4) P0SKIP ; /* PORT 0 SKIP */
+__sfr __at (0xD5) P1SKIP ; /* PORT 1 SKIP */
+__sfr __at (0xD8) PCA0CN ; /* PCA CONTROL */
+__sfr __at (0xD9) PCA0MD ; /* PCA MODE */
+__sfr __at (0xDA) PCA0CPM0 ; /* PCA MODULE 0 MODE REGISTER */
+__sfr __at (0xDB) PCA0CPM1 ; /* PCA MODULE 1 MODE REGISTER */
+__sfr __at (0xDC) PCA0CPM2 ; /* PCA MODULE 2 MODE REGISTER */
+__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
+__sfr __at (0xE1) XBR0 ; /* PORT MUX CONFIGURATION REGISTER 0 */
+__sfr __at (0xE2) XBR1 ; /* PORT MUX CONFIGURATION REGISTER 1 */
+__sfr __at (0xE3) OSCLCN ; /* LOW-FREQUENCY OSCILLATOR CONTROL */
+__sfr __at (0xE4) IT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
+__sfr __at (0xE4) INT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
+__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
+__sfr __at (0xE8) ADC0CN ; /* ADC 0 CONTROL */
+__sfr __at (0xE9) PCA0CPL1 ; /* PCA CAPTURE 1 LOW */
+__sfr __at (0xEA) PCA0CPH1 ; /* PCA CAPTURE 1 HIGH */
+__sfr __at (0xEB) PCA0CPL2 ; /* PCA CAPTURE 2 LOW */
+__sfr __at (0xEC) PCA0CPH2 ; /* PCA CAPTURE 2 HIGH */
+__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
+__sfr __at (0xF0) B ; /* B REGISTER */
+__sfr __at (0xF1) P0MODE ; /* PORT 0 INPUT MODE CONFIGURATION */
+__sfr __at (0xF1) P0MDIN ; /* PORT 0 INPUT MODE CONFIGURATION */
+__sfr __at (0xF2) P1MODE ; /* PORT 1 INPUT MODE CONFIGURATION */
+__sfr __at (0xF2) P1MDIN ; /* PORT 1 INPUT MODE CONFIGURATION */
+__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
+__sfr __at (0xF8) SPI0CN ; /* SPI0 CONTROL */
+__sfr __at (0xF9) PCA0L ; /* PCA COUNTER LOW */
+__sfr __at (0xFA) PCA0H ; /* PCA COUNTER HIGH */
+__sfr __at (0xFB) PCA0CPL0 ; /* PCA CAPTURE 0 LOW */
+__sfr __at (0xFC) PCA0CPH0 ; /* PCA CAPTURE 0 HIGH */
+__sfr __at (0xFF) VDM0CN ; /* VDD MONITOR CONTROL */
+
+
+/* WORD/DWORD Registers */
+
+__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
+__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
+__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
+__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
+__sfr16 __at (0xCBCA) TMR2RL ; /* TIMER 2 CAPTURE REGISTER WORD */
+__sfr16 __at (0x9594) TMR3 ; /* TIMER 3 COUNTER */
+__sfr16 __at (0x9392) TMR3RL ; /* TIMER 3 CAPTURE REGISTER WORD */
+__sfr16 __at (0x9796) IDA0 ; /* CURRENT MODE DAC 0 DATA WORD */
+__sfr16 __at (0xBEBD) ADC0 ; /* ADC 0 DATA WORD */
+__sfr16 __at (0xC4C3) ADC0GT ; /* ADC 0 GREATER-THAN REGISTER WORD */
+__sfr16 __at (0xC6C5) ADC0LT ; /* ADC 0 LESS-THAN REGISTER WORD */
+__sfr16 __at (0xFAF9) PCA0 ; /* PCA COUNTER */
+__sfr16 __at (0xFCFB) PCA0CP0 ; /* PCA CAPTURE 0 WORD */
+__sfr16 __at (0xEAE9) PCA0CP1 ; /* PCA CAPTURE 1 WORD */
+__sfr16 __at (0xECEB) PCA0CP2 ; /* PCA CAPTURE 2 WORD */
+
+
+/* BIT Registers */
+
+/* P0 0x80 */
+__sbit __at (0x80) P0_0 ;
+__sbit __at (0x81) P0_1 ;
+__sbit __at (0x82) P0_2 ;
+__sbit __at (0x83) P0_3 ;
+__sbit __at (0x84) P0_4 ;
+__sbit __at (0x85) P0_5 ;
+__sbit __at (0x86) P0_6 ;
+__sbit __at (0x87) P0_7 ;
+
+/* TCON 0x88 */
+__sbit __at (0x88) IT0 ; /* TCON.0 - EXT. INTERRUPT 0 TYPE */
+__sbit __at (0x89) IE0 ; /* TCON.1 - EXT. INTERRUPT 0 EDGE FLAG */
+__sbit __at (0x8A) IT1 ; /* TCON.2 - EXT. INTERRUPT 1 TYPE */
+__sbit __at (0x8B) IE1 ; /* TCON.3 - EXT. INTERRUPT 1 EDGE FLAG */
+__sbit __at (0x8C) TR0 ; /* TCON.4 - TIMER 0 ON/OFF CONTROL */
+__sbit __at (0x8D) TF0 ; /* TCON.5 - TIMER 0 OVERFLOW FLAG */
+__sbit __at (0x8E) TR1 ; /* TCON.6 - TIMER 1 ON/OFF CONTROL */
+__sbit __at (0x8F) TF1 ; /* TCON.7 - TIMER 1 OVERFLOW FLAG */
+
+/* P1 0x90 */
+__sbit __at (0x90) P1_0 ;
+__sbit __at (0x91) P1_1 ;
+__sbit __at (0x92) P1_2 ;
+__sbit __at (0x93) P1_3 ;
+__sbit __at (0x94) P1_4 ;
+__sbit __at (0x95) P1_5 ;
+__sbit __at (0x96) P1_6 ;
+__sbit __at (0x97) P1_7 ;
+
+/* SCON 0x98 */
+__sbit __at (0x98) RI ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
+__sbit __at (0x98) RI0 ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
+__sbit __at (0x99) TI ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
+__sbit __at (0x99) TI0 ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
+__sbit __at (0x9A) RB8 ; /* SCON.2 - RECEIVE BIT 8 */
+__sbit __at (0x9A) RB80 ; /* SCON.2 - RECEIVE BIT 8 */
+__sbit __at (0x9B) TB8 ; /* SCON.3 - TRANSMIT BIT 8 */
+__sbit __at (0x9B) TB80 ; /* SCON.3 - TRANSMIT BIT 8 */
+__sbit __at (0x9C) REN ; /* SCON.4 - RECEIVE ENABLE */
+__sbit __at (0x9C) REN0 ; /* SCON.4 - RECEIVE ENABLE */
+__sbit __at (0x9D) SM2 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
+__sbit __at (0x9D) MCE0 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
+__sbit __at (0x9F) SM0 ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
+__sbit __at (0x9F) S0MODE ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
+
+/* P2 0xA0 */
+__sbit __at (0xA0) P2_0 ;
+__sbit __at (0xA1) P2_1 ;
+__sbit __at (0xA2) P2_2 ;
+__sbit __at (0xA3) P2_3 ;
+__sbit __at (0xA4) P2_4 ;
+__sbit __at (0xA5) P2_5 ;
+__sbit __at (0xA6) P2_6 ;
+__sbit __at (0xA7) P2_7 ;
+
+/* IE 0xA8 */
+__sbit __at (0xA8) EX0 ; /* IE.0 - EXTERNAL INTERRUPT 0 ENABLE */
+__sbit __at (0xA9) ET0 ; /* IE.1 - TIMER 0 INTERRUPT ENABLE */
+__sbit __at (0xAA) EX1 ; /* IE.2 - EXTERNAL INTERRUPT 1 ENABLE */
+__sbit __at (0xAB) ET1 ; /* IE.3 - TIMER 1 INTERRUPT ENABLE */
+__sbit __at (0xAC) ES ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
+__sbit __at (0xAC) ES0 ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
+__sbit __at (0xAD) ET2 ; /* IE.5 - TIMER 2 INTERRUPT ENABLE */
+__sbit __at (0xAE) ESPI0 ; /* IE.6 - SPI0 INTERRUPT ENABLE */
+__sbit __at (0xAF) EA ; /* IE.7 - GLOBAL INTERRUPT ENABLE */
+
+/* IP 0xB8 */
+__sbit __at (0xB8) PX0 ; /* IP.0 - EXTERNAL INTERRUPT 0 PRIORITY */
+__sbit __at (0xB9) PT0 ; /* IP.1 - TIMER 0 PRIORITY */
+__sbit __at (0xBA) PX1 ; /* IP.2 - EXTERNAL INTERRUPT 1 PRIORITY */
+__sbit __at (0xBB) PT1 ; /* IP.3 - TIMER 1 PRIORITY */
+__sbit __at (0xBC) PS ; /* IP.4 - SERIAL PORT PRIORITY */
+__sbit __at (0xBC) PS0 ; /* IP.4 - SERIAL PORT PRIORITY */
+__sbit __at (0xBD) PT2 ; /* IP.5 - TIMER 2 PRIORITY */
+__sbit __at (0xBE) PSPI0 ; /* IP.6 - SPI0 PRIORITY */
+
+/* SMB0CN 0xC0 */
+__sbit __at (0xC0) SI ; /* SMB0CN.0 - SMBUS 0 INTERRUPT PENDING FLAG */
+__sbit __at (0xC1) ACK ; /* SMB0CN.1 - SMBUS 0 ACKNOWLEDGE FLAG */
+__sbit __at (0xC2) ARBLOST ; /* SMB0CN.2 - SMBUS 0 ARBITRATION LOST INDICATOR */
+__sbit __at (0xC3) ACKRQ ; /* SMB0CN.3 - SMBUS 0 ACKNOWLEDGE REQUEST */
+__sbit __at (0xC4) STO ; /* SMB0CN.4 - SMBUS 0 STOP FLAG */
+__sbit __at (0xC5) STA ; /* SMB0CN.5 - SMBUS 0 START FLAG */
+__sbit __at (0xC6) TXMODE ; /* SMB0CN.6 - SMBUS 0 TRANSMIT MODE INDICATOR */
+__sbit __at (0xC7) MASTER ; /* SMB0CN.7 - SMBUS 0 MASTER/SLAVE INDICATOR */
+
+/* TMR2CN 0xC8 */
+__sbit __at (0xC8) T2XCLK ; /* TMR2CN.0 - TIMER 2 EXTERNAL CLOCK SELECT */
+__sbit __at (0xCA) TR2 ; /* TMR2CN.2 - TIMER 2 ON/OFF CONTROL */
+__sbit __at (0xCB) T2SPLIT ; /* TMR2CN.3 - TIMER 2 SPLIT MODE ENABLE */
+__sbit __at (0xCD) TF2CEN ; /* TMR2CN.5 - TIMER 2 LOW-FREQ OSC CAPTURE ENABLE*/
+__sbit __at (0xCD) TF2LEN ; /* TMR2CN.5 - TIMER 2 LOW BYTE INTERRUPT ENABLE */
+__sbit __at (0xCE) TF2L ; /* TMR2CN.6 - TIMER 2 LOW BYTE OVERFLOW FLAG */
+__sbit __at (0xCF) TF2 ; /* TMR2CN.7 - TIMER 2 OVERFLOW FLAG */
+__sbit __at (0xCF) TF2H ; /* TMR2CN.7 - TIMER 2 HIGH BYTE OVERFLOW FLAG */
+
+/* PSW 0xD0 */
+__sbit __at (0xD0) PARITY ; /* PSW.0 - ACCUMULATOR PARITY FLAG */
+__sbit __at (0xD1) F1 ; /* PSW.1 - FLAG 1 */
+__sbit __at (0xD2) OV ; /* PSW.2 - OVERFLOW FLAG */
+__sbit __at (0xD3) RS0 ; /* PSW.3 - REGISTER BANK SELECT 0 */
+__sbit __at (0xD4) RS1 ; /* PSW.4 - REGISTER BANK SELECT 1 */
+__sbit __at (0xD5) F0 ; /* PSW.5 - FLAG 0 */
+__sbit __at (0xD6) AC ; /* PSW.6 - AUXILIARY CARRY FLAG */
+__sbit __at (0xD7) CY ; /* PSW.7 - CARRY FLAG */
+
+/* PCA0CN 0xD8 */
+__sbit __at (0xD8) CCF0 ; /* PCA0CN.0 - PCA MODULE 0 CAPTURE/COMPARE FLAG */
+__sbit __at (0xD9) CCF1 ; /* PCA0CN.1 - PCA MODULE 1 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDA) CCF2 ; /* PCA0CN.2 - PCA MODULE 2 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDE) CR ; /* PCA0CN.6 - PCA COUNTER/TIMER RUN CONTROL */
+__sbit __at (0xDF) CF ; /* PCA0CN.7 - PCA COUNTER/TIMER OVERFLOW FLAG */
+
+/* ADC0CN 0xE8 */
+__sbit __at (0xE8) AD0CM0 ; /* ADC0CN.0 - ADC 0 START OF CONV. MODE BIT 0 */
+__sbit __at (0xE9) AD0CM1 ; /* ADC0CN.1 - ADC 0 START OF CONV. MODE BIT 1 */
+__sbit __at (0xEA) AD0CM2 ; /* ADC0CN.2 - ADC 0 START OF CONV. MODE BIT 2 */
+__sbit __at (0xEB) AD0WINT ; /* ADC0CN.3 - ADC 0 WINDOW COMPARE INT. FLAG */
+__sbit __at (0xEC) AD0BUSY ; /* ADC0CN.4 - ADC 0 BUSY FLAG */
+__sbit __at (0xED) AD0INT ; /* ADC0CN.5 - ADC 0 CONV. COMPLETE INT. FLAG */
+__sbit __at (0xEE) AD0TM ; /* ADC0CN.6 - ADC 0 TRACK MODE */
+__sbit __at (0xEF) AD0EN ; /* ADC0CN.7 - ADC 0 ENABLE */
+
+/* SPI0CN 0xF8 */
+__sbit __at (0xF8) SPIEN ; /* SPI0CN.0 - SPI0 ENABLE */
+__sbit __at (0xF9) TXBMT ; /* SPI0CN.1 - TRANSMIT BUFFER EMPTY */
+__sbit __at (0xFA) NSSMD0 ; /* SPI0CN.2 - SLAVE SELECT MODE BIT 0 */
+__sbit __at (0xFB) NSSMD1 ; /* SPI0CN.3 - SLAVE SELECT MODE BIT 1 */
+__sbit __at (0xFC) RXOVRN ; /* SPI0CN.4 - RECEIVE OVERRUN FLAG */
+__sbit __at (0xFD) MODF ; /* SPI0CN.5 - MODE FAULT FLAG */
+__sbit __at (0xFE) WCOL ; /* SPI0CN.6 - WRITE COLLISION FLAG */
+__sbit __at (0xFF) SPIF ; /* SPI0CN.7 - SPI0 INTERRUPT FLAG */
+
+
+/* Predefined SFR Bit Masks */
+
+#define PCON_IDLE 0x01 /* PCON */
+#define PCON_STOP 0x02 /* PCON */
+#define T1M 0x08 /* CKCON */
+#define PSWE 0x01 /* PSCTL */
+#define PSEE 0x02 /* PSCTL */
+#define ECP0 0x20 /* EIE1 */
+#define PORSF 0x02 /* RSTSRC */
+#define SWRSF 0x10 /* RSTSRC */
+#define ECCF 0x01 /* PCA0CPMn */
+#define PWM 0x02 /* PCA0CPMn */
+#define TOG 0x04 /* PCA0CPMn */
+#define MAT 0x08 /* PCA0CPMn */
+#define CAPN 0x10 /* PCA0CPMn */
+#define CAPP 0x20 /* PCA0CPMn */
+#define ECOM 0x40 /* PCA0CPMn */
+#define PWM16 0x80 /* PCA0CPMn */
+#define CP0E 0x10 /* XBR0 */
+#define CP0OEN 0x10 /* XBR0 */
+#define CP0AE 0x20 /* XBR0 */
+#define CP0AOEN 0x20 /* XBR0 */
+
+#endif
--- /dev/null
+/*-------------------------------------------------------------------------
+ Register Declarations for the Cygnal/SiLabs C8051F34x Processor Range
+
+ Copyright (C) 2006 - Maarten Brock, sourceforge.brock@dse.nl
+
+ This library is free software; you can redistribute it and/or
+ modify it under the terms of the GNU Lesser General Public
+ License as published by the Free Software Foundation; either
+ version 2.1 of the License, or (at your option) any later version.
+
+ This library is distributed in the hope that it will be useful,
+ but WITHOUT ANY WARRANTY; without even the implied warranty of
+ MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
+ Lesser General Public License for more details.
+
+ You should have received a copy of the GNU Lesser General Public
+ License along with this library; if not, write to the Free Software
+ Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
+-------------------------------------------------------------------------*/
+
+#ifndef C8051F340_H
+#define C8051F340_H
+
+
+/* BYTE Registers */
+__sfr __at (0x80) P0 ; /* PORT 0 */
+__sfr __at (0x81) SP ; /* STACK POINTER */
+__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
+__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
+__sfr __at (0x84) EMI0TC ; /* EXTERNAL MEMORY INTERFACE TIMING */
+__sfr __at (0x85) EMI0CF ; /* EXTERNAL MEMORY INTERFACE CONFIGURATION */
+__sfr __at (0x86) OSCLCN ; /* LOW-FREQUENCY OSCILLATOR CONTROL */
+__sfr __at (0x87) PCON ; /* POWER CONTROL */
+__sfr __at (0x88) TCON ; /* TIMER CONTROL */
+__sfr __at (0x89) TMOD ; /* TIMER MODE */
+__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
+__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
+__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
+__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
+__sfr __at (0x8E) CKCON ; /* CLOCK CONTROL */
+__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W CONTROL */
+__sfr __at (0x90) P1 ; /* PORT 1 */
+__sfr __at (0x91) TMR3CN ; /* TIMER 3 CONTROL */
+__sfr __at (0x92) TMR3RLL ; /* TIMER 3 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0x93) TMR3RLH ; /* TIMER 3 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0x94) TMR3L ; /* TIMER 3 - LOW BYTE */
+__sfr __at (0x95) TMR3H ; /* TIMER 3 - HIGH BYTE */
+__sfr __at (0x96) USB0ADR ; /* USB0 INDIRECT ADDRESS REGISTER */
+__sfr __at (0x97) USB0DAT ; /* USB0 DATA REGISTER */
+__sfr __at (0x98) SCON ; /* SERIAL PORT CONTROL */
+__sfr __at (0x98) SCON0 ; /* SERIAL PORT CONTROL */
+__sfr __at (0x99) SBUF ; /* SERIAL PORT BUFFER */
+__sfr __at (0x99) SBUF0 ; /* SERIAL PORT BUFFER */
+__sfr __at (0x9A) CPT1CN ; /* COMPARATOR 1 CONTROL */
+__sfr __at (0x9B) CPT0CN ; /* COMPARATOR 0 CONTROL */
+__sfr __at (0x9C) CPT1MD ; /* COMPARATOR 1 MODE SELECTION */
+__sfr __at (0x9D) CPT0MD ; /* COMPARATOR 0 MODE SELECTION */
+__sfr __at (0x9E) CPT1MX ; /* COMPARATOR 1 MUX SELECTION */
+__sfr __at (0x9F) CPT0MX ; /* COMPARATOR 0 MUX SELECTION */
+__sfr __at (0xA0) P2 ; /* PORT 2 */
+__sfr __at (0xA1) SPI0CFG ; /* SPI0 CONFIGURATION */
+__sfr __at (0xA2) SPI0CKR ; /* SPI0 CLOCK RATE CONTROL */
+__sfr __at (0xA3) SPI0DAT ; /* SPI0 DATA */
+__sfr __at (0xA4) P0MDOUT ; /* PORT 0 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA5) P1MDOUT ; /* PORT 1 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA6) P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA7) P3MDOUT ; /* PORT 3 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
+__sfr __at (0xA9) CLKSEL ; /* SYSTEM CLOCK SELECT */
+__sfr __at (0xAA) EMI0CN ; /* EXTERNAL MEMORY INTERFACE CONTROL */
+__sfr __at (0xAA) _XPAGE ; /* XDATA/PDATA PAGE */
+__sfr __at (0xAC) SBCON1 ; /* UART 1 BAUDRATE GENERATOR CONTROL */
+__sfr __at (0xAE) P4MDOUT ; /* PORT 4 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xAF) PFE0CN ; /* PREFETCH ENGINE CONTROL */
+__sfr __at (0xB0) P3 ; /* PORT 3 */
+__sfr __at (0xB1) OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
+__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
+__sfr __at (0xB3) OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */
+__sfr __at (0xB4) SBRLL1 ; /* UART 1 BAUDRATE GENERATOR - LOW BYTE */
+__sfr __at (0xB5) SBRLH1 ; /* UART 1 BAUDRATE GENERATOR - HIGH BYTE */
+__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
+__sfr __at (0xB7) FLKEY ; /* FLASH ACESS LIMIT */
+__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
+__sfr __at (0xB9) CLKMUL ; /* CLOCK MULTIPLIER CONTROL REGISTER */
+__sfr __at (0xBA) AMX0N ; /* ADC 0 MUX NEGATIVE CHANNEL SELECTION */
+__sfr __at (0xBB) AMX0P ; /* ADC 0 MUX POSITIVE CHANNEL SELECTION */
+__sfr __at (0xBC) ADC0CF ; /* ADC 0 CONFIGURATION */
+__sfr __at (0xBD) ADC0L ; /* ADC 0 DATA WORD LSB */
+__sfr __at (0xBE) ADC0H ; /* ADC 0 DATA WORD MSB */
+__sfr __at (0xC0) SMB0CN ; /* SMBUS CONTROL */
+__sfr __at (0xC1) SMB0CF ; /* SMBUS CONFIGURATION */
+__sfr __at (0xC2) SMB0DAT ; /* SMBUS DATA */
+__sfr __at (0xC3) ADC0GTL ; /* ADC 0 GREATER-THAN LOW BYTE */
+__sfr __at (0xC4) ADC0GTH ; /* ADC 0 GREATER-THAN HIGH BYTE */
+__sfr __at (0xC5) ADC0LTL ; /* ADC 0 LESS-THAN LOW BYTE */
+__sfr __at (0xC6) ADC0LTH ; /* ADC 0 LESS-THAN HIGH BYTE */
+__sfr __at (0xC7) P4 ; /* PORT 4 */
+__sfr __at (0xC8) T2CON ; /* TIMER 2 CONTROL */
+__sfr __at (0xC8) TMR2CN ; /* TIMER 2 CONTROL */
+__sfr __at (0xC9) REG0CN ; /* VOLTAGE REGULATOR CONTROL */
+__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0xCA) TMR2RLL ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0xCB) TMR2RLH ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
+__sfr __at (0xCC) TMR2L ; /* TIMER 2 - LOW BYTE */
+__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
+__sfr __at (0xCD) TMR2H ; /* TIMER 2 - HIGH BYTE */
+__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
+__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
+__sfr __at (0xD2) SCON1 ; /* UART 1 CONTROL */
+__sfr __at (0xD3) SBUF1 ; /* UART 1 DATA BUFFER */
+__sfr __at (0xD4) P0SKIP ; /* PORT 0 SKIP */
+__sfr __at (0xD5) P1SKIP ; /* PORT 1 SKIP */
+__sfr __at (0xD6) P2SKIP ; /* PORT 2 SKIP */
+__sfr __at (0xD7) USB0XCN ; /* USB0 TRANSCEIVER CONTROL */
+__sfr __at (0xD8) PCA0CN ; /* PCA CONTROL */
+__sfr __at (0xD9) PCA0MD ; /* PCA MODE */
+__sfr __at (0xDA) PCA0CPM0 ; /* PCA MODULE 0 MODE REGISTER */
+__sfr __at (0xDB) PCA0CPM1 ; /* PCA MODULE 1 MODE REGISTER */
+__sfr __at (0xDC) PCA0CPM2 ; /* PCA MODULE 2 MODE REGISTER */
+__sfr __at (0xDD) PCA0CPM3 ; /* PCA MODULE 3 MODE REGISTER */
+__sfr __at (0xDE) PCA0CPM4 ; /* PCA MODULE 4 MODE REGISTER */
+__sfr __at (0xDF) P3SKIP ; /* PORT 3 SKIP */
+__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
+__sfr __at (0xE1) XBR0 ; /* PORT MUX CONFIGURATION REGISTER 0 */
+__sfr __at (0xE2) XBR1 ; /* PORT MUX CONFIGURATION REGISTER 1 */
+__sfr __at (0xE3) XBR2 ; /* PORT MUX CONFIGURATION REGISTER 2 */
+__sfr __at (0xE4) IT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
+__sfr __at (0xE4) INT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
+__sfr __at (0xE5) SMOD1 ; /* UART 1 MODE */
+__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
+__sfr __at (0xE7) EIE2 ; /* EXTERNAL INTERRUPT ENABLE 2 */
+__sfr __at (0xE8) ADC0CN ; /* ADC 0 CONTROL */
+__sfr __at (0xE9) PCA0CPL1 ; /* PCA CAPTURE 1 LOW */
+__sfr __at (0xEA) PCA0CPH1 ; /* PCA CAPTURE 1 HIGH */
+__sfr __at (0xEB) PCA0CPL2 ; /* PCA CAPTURE 2 LOW */
+__sfr __at (0xEC) PCA0CPH2 ; /* PCA CAPTURE 2 HIGH */
+__sfr __at (0xED) PCA0CPL3 ; /* PCA CAPTURE 3 LOW */
+__sfr __at (0xEE) PCA0CPH3 ; /* PCA CAPTURE 3 HIGH */
+__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
+__sfr __at (0xF0) B ; /* B REGISTER */
+__sfr __at (0xF1) P0MODE ; /* PORT 0 INPUT MODE CONFIGURATION */
+__sfr __at (0xF1) P0MDIN ; /* PORT 0 INPUT MODE CONFIGURATION */
+__sfr __at (0xF2) P1MODE ; /* PORT 1 INPUT MODE CONFIGURATION */
+__sfr __at (0xF2) P1MDIN ; /* PORT 1 INPUT MODE CONFIGURATION */
+__sfr __at (0xF3) P2MODE ; /* PORT 2 INPUT MODE CONFIGURATION */
+__sfr __at (0xF3) P2MDIN ; /* PORT 2 INPUT MODE CONFIGURATION */
+__sfr __at (0xF4) P3MODE ; /* PORT 3 INPUT MODE CONFIGURATION */
+__sfr __at (0xF4) P3MDIN ; /* PORT 3 INPUT MODE CONFIGURATION */
+__sfr __at (0xF5) P4MDIN ; /* PORT 4 INPUT MODE CONFIGURATION */
+__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
+__sfr __at (0xF7) EIP2 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 2 */
+__sfr __at (0xF8) SPI0CN ; /* SPI0 CONTROL */
+__sfr __at (0xF9) PCA0L ; /* PCA COUNTER LOW */
+__sfr __at (0xFA) PCA0H ; /* PCA COUNTER HIGH */
+__sfr __at (0xFB) PCA0CPL0 ; /* PCA CAPTURE 0 LOW */
+__sfr __at (0xFC) PCA0CPH0 ; /* PCA CAPTURE 0 HIGH */
+__sfr __at (0xFD) PCA0CPL4 ; /* PCA CAPTURE 4 LOW */
+__sfr __at (0xFE) PCA0CPH4 ; /* PCA CAPTURE 4 HIGH */
+__sfr __at (0xFF) VDM0CN ; /* VDD MONITOR CONTROL */
+
+
+/* WORD/DWORD Registers */
+
+__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
+__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
+__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
+__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
+__sfr16 __at (0xCBCA) TMR2RL ; /* TIMER 2 CAPTURE REGISTER WORD */
+__sfr16 __at (0x9594) TMR3 ; /* TIMER 3 COUNTER */
+__sfr16 __at (0x9392) TMR3RL ; /* TIMER 3 CAPTURE REGISTER WORD */
+__sfr16 __at (0xB5B4) SBRL1 ; /* UART 1 BAUDRATE GENERATOR WORD */
+__sfr16 __at (0xBEBD) ADC0 ; /* ADC 0 DATA WORD */
+__sfr16 __at (0xC4C3) ADC0GT ; /* ADC 0 GREATER-THAN REGISTER WORD */
+__sfr16 __at (0xC6C5) ADC0LT ; /* ADC 0 LESS-THAN REGISTER WORD */
+__sfr16 __at (0xFAF9) PCA0 ; /* PCA COUNTER */
+__sfr16 __at (0xFCFB) PCA0CP0 ; /* PCA CAPTURE 0 WORD */
+__sfr16 __at (0xEAE9) PCA0CP1 ; /* PCA CAPTURE 1 WORD */
+__sfr16 __at (0xECEB) PCA0CP2 ; /* PCA CAPTURE 2 WORD */
+__sfr16 __at (0xEEED) PCA0CP3 ; /* PCA CAPTURE 3 WORD */
+__sfr16 __at (0xFEFD) PCA0CP4 ; /* PCA CAPTURE 4 WORD */
+
+
+/* BIT Registers */
+
+/* P0 0x80 */
+__sbit __at (0x80) P0_0 ;
+__sbit __at (0x81) P0_1 ;
+__sbit __at (0x82) P0_2 ;
+__sbit __at (0x83) P0_3 ;
+__sbit __at (0x84) P0_4 ;
+__sbit __at (0x85) P0_5 ;
+__sbit __at (0x86) P0_6 ;
+__sbit __at (0x87) P0_7 ;
+
+/* TCON 0x88 */
+__sbit __at (0x88) IT0 ; /* TCON.0 - EXT. INTERRUPT 0 TYPE */
+__sbit __at (0x89) IE0 ; /* TCON.1 - EXT. INTERRUPT 0 EDGE FLAG */
+__sbit __at (0x8A) IT1 ; /* TCON.2 - EXT. INTERRUPT 1 TYPE */
+__sbit __at (0x8B) IE1 ; /* TCON.3 - EXT. INTERRUPT 1 EDGE FLAG */
+__sbit __at (0x8C) TR0 ; /* TCON.4 - TIMER 0 ON/OFF CONTROL */
+__sbit __at (0x8D) TF0 ; /* TCON.5 - TIMER 0 OVERFLOW FLAG */
+__sbit __at (0x8E) TR1 ; /* TCON.6 - TIMER 1 ON/OFF CONTROL */
+__sbit __at (0x8F) TF1 ; /* TCON.7 - TIMER 1 OVERFLOW FLAG */
+
+/* P1 0x90 */
+__sbit __at (0x90) P1_0 ;
+__sbit __at (0x91) P1_1 ;
+__sbit __at (0x92) P1_2 ;
+__sbit __at (0x93) P1_3 ;
+__sbit __at (0x94) P1_4 ;
+__sbit __at (0x95) P1_5 ;
+__sbit __at (0x96) P1_6 ;
+__sbit __at (0x97) P1_7 ;
+
+/* SCON 0x98 */
+__sbit __at (0x98) RI ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
+__sbit __at (0x98) RI0 ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
+__sbit __at (0x99) TI ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
+__sbit __at (0x99) TI0 ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
+__sbit __at (0x9A) RB8 ; /* SCON.2 - RECEIVE BIT 8 */
+__sbit __at (0x9A) RB80 ; /* SCON.2 - RECEIVE BIT 8 */
+__sbit __at (0x9B) TB8 ; /* SCON.3 - TRANSMIT BIT 8 */
+__sbit __at (0x9B) TB80 ; /* SCON.3 - TRANSMIT BIT 8 */
+__sbit __at (0x9C) REN ; /* SCON.4 - RECEIVE ENABLE */
+__sbit __at (0x9C) REN0 ; /* SCON.4 - RECEIVE ENABLE */
+__sbit __at (0x9D) SM2 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
+__sbit __at (0x9D) MCE0 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
+__sbit __at (0x9F) SM0 ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
+__sbit __at (0x9F) S0MODE ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
+
+/* P2 0xA0 */
+__sbit __at (0xA0) P2_0 ;
+__sbit __at (0xA1) P2_1 ;
+__sbit __at (0xA2) P2_2 ;
+__sbit __at (0xA3) P2_3 ;
+__sbit __at (0xA4) P2_4 ;
+__sbit __at (0xA5) P2_5 ;
+__sbit __at (0xA6) P2_6 ;
+__sbit __at (0xA7) P2_7 ;
+
+/* IE 0xA8 */
+__sbit __at (0xA8) EX0 ; /* IE.0 - EXTERNAL INTERRUPT 0 ENABLE */
+__sbit __at (0xA9) ET0 ; /* IE.1 - TIMER 0 INTERRUPT ENABLE */
+__sbit __at (0xAA) EX1 ; /* IE.2 - EXTERNAL INTERRUPT 1 ENABLE */
+__sbit __at (0xAB) ET1 ; /* IE.3 - TIMER 1 INTERRUPT ENABLE */
+__sbit __at (0xAC) ES ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
+__sbit __at (0xAC) ES0 ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
+__sbit __at (0xAD) ET2 ; /* IE.5 - TIMER 2 INTERRUPT ENABLE */
+__sbit __at (0xAE) ESPI0 ; /* IE.6 - SPI0 INTERRUPT ENABLE */
+__sbit __at (0xAF) EA ; /* IE.7 - GLOBAL INTERRUPT ENABLE */
+
+/* P3 0xB0 */
+__sbit __at (0xB0) P3_0 ;
+__sbit __at (0xB1) P3_1 ;
+__sbit __at (0xB2) P3_2 ;
+__sbit __at (0xB3) P3_3 ;
+__sbit __at (0xB4) P3_4 ;
+__sbit __at (0xB5) P3_5 ;
+__sbit __at (0xB6) P3_6 ;
+__sbit __at (0xB7) P3_7 ;
+
+/* IP 0xB8 */
+__sbit __at (0xB8) PX0 ; /* IP.0 - EXTERNAL INTERRUPT 0 PRIORITY */
+__sbit __at (0xB9) PT0 ; /* IP.1 - TIMER 0 PRIORITY */
+__sbit __at (0xBA) PX1 ; /* IP.2 - EXTERNAL INTERRUPT 1 PRIORITY */
+__sbit __at (0xBB) PT1 ; /* IP.3 - TIMER 1 PRIORITY */
+__sbit __at (0xBC) PS ; /* IP.4 - SERIAL PORT PRIORITY */
+__sbit __at (0xBC) PS0 ; /* IP.4 - SERIAL PORT PRIORITY */
+__sbit __at (0xBD) PT2 ; /* IP.5 - TIMER 2 PRIORITY */
+__sbit __at (0xBE) PSPI0 ; /* IP.6 - SPI0 PRIORITY */
+
+/* SMB0CN 0xC0 */
+__sbit __at (0xC0) SI ; /* SMB0CN.0 - SMBUS 0 INTERRUPT PENDING FLAG */
+__sbit __at (0xC1) ACK ; /* SMB0CN.1 - SMBUS 0 ACKNOWLEDGE FLAG */
+__sbit __at (0xC2) ARBLOST ; /* SMB0CN.2 - SMBUS 0 ARBITRATION LOST INDICATOR */
+__sbit __at (0xC3) ACKRQ ; /* SMB0CN.3 - SMBUS 0 ACKNOWLEDGE REQUEST */
+__sbit __at (0xC4) STO ; /* SMB0CN.4 - SMBUS 0 STOP FLAG */
+__sbit __at (0xC5) STA ; /* SMB0CN.5 - SMBUS 0 START FLAG */
+__sbit __at (0xC6) TXMODE ; /* SMB0CN.6 - SMBUS 0 TRANSMIT MODE INDICATOR */
+__sbit __at (0xC7) MASTER ; /* SMB0CN.7 - SMBUS 0 MASTER/SLAVE INDICATOR */
+
+/* TMR2CN 0xC8 */
+__sbit __at (0xC8) T2XCLK ; /* TMR2CN.0 - TIMER 2 EXTERNAL CLOCK SELECT */
+__sbit __at (0xC9) T2CSS ; /* TMR2CN.1 - TIMER 2 CAPTURE SOURCE SELECT */
+__sbit __at (0xCA) TR2 ; /* TMR2CN.2 - TIMER 2 ON/OFF CONTROL */
+__sbit __at (0xCB) T2SPLIT ; /* TMR2CN.3 - TIMER 2 SPLIT MODE ENABLE */
+__sbit __at (0xCC) T2CE ; /* TMR2CN.4 - TIMER 2 CAPTURE ENABLE */
+__sbit __at (0xCD) TF2LEN ; /* TMR2CN.5 - TIMER 2 LOW BYTE INTERRUPT ENABLE */
+__sbit __at (0xCE) TF2L ; /* TMR2CN.6 - TIMER 2 LOW BYTE OVERFLOW FLAG */
+__sbit __at (0xCF) TF2 ; /* TMR2CN.7 - TIMER 2 OVERFLOW FLAG */
+__sbit __at (0xCF) TF2H ; /* TMR2CN.7 - TIMER 2 HIGH BYTE OVERFLOW FLAG */
+
+/* PSW 0xD0 */
+__sbit __at (0xD0) PARITY ; /* PSW.0 - ACCUMULATOR PARITY FLAG */
+__sbit __at (0xD1) F1 ; /* PSW.1 - FLAG 1 */
+__sbit __at (0xD2) OV ; /* PSW.2 - OVERFLOW FLAG */
+__sbit __at (0xD3) RS0 ; /* PSW.3 - REGISTER BANK SELECT 0 */
+__sbit __at (0xD4) RS1 ; /* PSW.4 - REGISTER BANK SELECT 1 */
+__sbit __at (0xD5) F0 ; /* PSW.5 - FLAG 0 */
+__sbit __at (0xD6) AC ; /* PSW.6 - AUXILIARY CARRY FLAG */
+__sbit __at (0xD7) CY ; /* PSW.7 - CARRY FLAG */
+
+/* PCA0CN 0xD8 */
+__sbit __at (0xD8) CCF0 ; /* PCA0CN.0 - PCA MODULE 0 CAPTURE/COMPARE FLAG */
+__sbit __at (0xD9) CCF1 ; /* PCA0CN.1 - PCA MODULE 1 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDA) CCF2 ; /* PCA0CN.2 - PCA MODULE 2 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDB) CCF3 ; /* PCA0CN.3 - PCA MODULE 3 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDC) CCF4 ; /* PCA0CN.4 - PCA MODULE 4 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDE) CR ; /* PCA0CN.6 - PCA COUNTER/TIMER RUN CONTROL */
+__sbit __at (0xDF) CF ; /* PCA0CN.7 - PCA COUNTER/TIMER OVERFLOW FLAG */
+
+/* ADC0CN 0xE8 */
+__sbit __at (0xE8) AD0CM0 ; /* ADC0CN.0 - ADC 0 START OF CONV. MODE BIT 0 */
+__sbit __at (0xE9) AD0CM1 ; /* ADC0CN.1 - ADC 0 START OF CONV. MODE BIT 1 */
+__sbit __at (0xEA) AD0CM2 ; /* ADC0CN.2 - ADC 0 START OF CONV. MODE BIT 2 */
+__sbit __at (0xEB) AD0WINT ; /* ADC0CN.3 - ADC 0 WINDOW COMPARE INT. FLAG */
+__sbit __at (0xEC) AD0BUSY ; /* ADC0CN.4 - ADC 0 BUSY FLAG */
+__sbit __at (0xED) AD0INT ; /* ADC0CN.5 - ADC 0 CONV. COMPLETE INT. FLAG */
+__sbit __at (0xEE) AD0TM ; /* ADC0CN.6 - ADC 0 TRACK MODE */
+__sbit __at (0xEF) AD0EN ; /* ADC0CN.7 - ADC 0 ENABLE */
+
+/* SPI0CN 0xF8 */
+__sbit __at (0xF8) SPIEN ; /* SPI0CN.0 - SPI0 ENABLE */
+__sbit __at (0xF9) TXBMT ; /* SPI0CN.1 - TRANSMIT BUFFER EMPTY */
+__sbit __at (0xFA) NSSMD0 ; /* SPI0CN.2 - SLAVE SELECT MODE BIT 0 */
+__sbit __at (0xFB) NSSMD1 ; /* SPI0CN.3 - SLAVE SELECT MODE BIT 1 */
+__sbit __at (0xFC) RXOVRN ; /* SPI0CN.4 - RECEIVE OVERRUN FLAG */
+__sbit __at (0xFD) MODF ; /* SPI0CN.5 - MODE FAULT FLAG */
+__sbit __at (0xFE) WCOL ; /* SPI0CN.6 - WRITE COLLISION FLAG */
+__sbit __at (0xFF) SPIF ; /* SPI0CN.7 - SPI0 INTERRUPT FLAG */
+
+
+/* Predefined SFR Bit Masks */
+
+#define PCON_IDLE 0x01 /* PCON */
+#define PCON_STOP 0x02 /* PCON */
+#define T1M 0x08 /* CKCON */
+#define PSWE 0x01 /* PSCTL */
+#define PSEE 0x02 /* PSCTL */
+#define ECP0 0x20 /* EIE1 */
+#define ECP1 0x40 /* EIE1 */
+#define PORSF 0x02 /* RSTSRC */
+#define SWRSF 0x10 /* RSTSRC */
+#define ECCF 0x01 /* PCA0CPMn */
+#define PWM 0x02 /* PCA0CPMn */
+#define TOG 0x04 /* PCA0CPMn */
+#define MAT 0x08 /* PCA0CPMn */
+#define CAPN 0x10 /* PCA0CPMn */
+#define CAPP 0x20 /* PCA0CPMn */
+#define ECOM 0x40 /* PCA0CPMn */
+#define PWM16 0x80 /* PCA0CPMn */
+#define CP0E 0x10 /* XBR0 */
+#define CP0AE 0x20 /* XBR0 */
+#define CP1E 0x40 /* XBR0 */
+#define CP1AE 0x80 /* XBR0 */
+
+#endif
--- /dev/null
+/*-------------------------------------------------------------------------
+ Register Declarations for the SiLabs C8051F35x Processor Range
+
+ Copyright (C) 2004 - Maarten Brock, sourceforge.brock@dse.nl
+
+ This library is free software; you can redistribute it and/or
+ modify it under the terms of the GNU Lesser General Public
+ License as published by the Free Software Foundation; either
+ version 2.1 of the License, or (at your option) any later version.
+
+ This library is distributed in the hope that it will be useful,
+ but WITHOUT ANY WARRANTY; without even the implied warranty of
+ MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
+ Lesser General Public License for more details.
+
+ You should have received a copy of the GNU Lesser General Public
+ License along with this library; if not, write to the Free Software
+ Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
+-------------------------------------------------------------------------*/
+
+#ifndef C8051F350_H
+#define C8051F350_H
+
+
+/* BYTE Registers */
+
+__sfr __at (0x80) P0 ; /* PORT 0 */
+__sfr __at (0x81) SP ; /* STACK POINTER */
+__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
+__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
+__sfr __at (0x87) PCON ; /* POWER CONTROL */
+__sfr __at (0x88) TCON ; /* TIMER CONTROL */
+__sfr __at (0x89) TMOD ; /* TIMER MODE */
+__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
+__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
+__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
+__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
+__sfr __at (0x8E) CKCON ; /* CLOCK CONTROL */
+__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W CONTROL */
+__sfr __at (0x90) P1 ; /* PORT 1 */
+__sfr __at (0x91) TMR3CN ; /* TIMER 3 CONTROL */
+__sfr __at (0x92) TMR3RLL ; /* TIMER 3 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0x93) TMR3RLH ; /* TIMER 3 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0x94) TMR3L ; /* TIMER 3 - LOW BYTE */
+__sfr __at (0x95) TMR3H ; /* TIMER 3 - HIGH BYTE */
+__sfr __at (0x96) IDA0 ; /* CURRENT MODE DAC 0 */
+__sfr __at (0x98) SCON ; /* SERIAL PORT CONTROL */
+__sfr __at (0x98) SCON0 ; /* SERIAL PORT CONTROL */
+__sfr __at (0x99) SBUF ; /* SERIAL PORT BUFFER */
+__sfr __at (0x99) SBUF0 ; /* SERIAL PORT BUFFER */
+__sfr __at (0x9A) ADC0DECL ; /* ADC DECIMATION LOW */
+__sfr __at (0x9B) ADC0DECH ; /* ADC DECIMATION HIGH */
+__sfr __at (0x9C) CPT0CN ; /* COMPARATOR 0 CONTROL */
+__sfr __at (0x9D) CPT0MD ; /* COMPARATOR 0 MODE SELECTION */
+__sfr __at (0x9F) CPT0MX ; /* COMPARATOR 0 MUX SELECTION */
+__sfr __at (0xA0) P2 ; /* PORT 2 */
+__sfr __at (0xA1) SPI0CFG ; /* SPI0 CONFIGURATION */
+__sfr __at (0xA2) SPI0CKR ; /* SPI0 CLOCK RATE CONTROL */
+__sfr __at (0xA3) SPI0DAT ; /* SPI0 DATA */
+__sfr __at (0xA4) P0MDOUT ; /* PORT 0 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA5) P1MDOUT ; /* PORT 1 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA6) P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
+__sfr __at (0xA9) CLKSEL ; /* SYSTEM CLOCK SELECT */
+__sfr __at (0xAA) EMI0CN ; /* EXTERNAL MEMORY INTERFACE CONTROL */
+__sfr __at (0xAA) _XPAGE ; /* XDATA/PDATA PAGE */
+__sfr __at (0xAB) ADC0CGL ; /* ADC 0 GAIN CALIBRATION LOW */
+__sfr __at (0xAC) ADC0CGM ; /* ADC 0 GAIN CALIBRATION MIDDLE */
+__sfr __at (0xAD) ADC0CGH ; /* ADC 0 GAIN CALIBRATION HIGH */
+__sfr __at (0xB1) OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
+__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
+__sfr __at (0xB3) OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */
+__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
+__sfr __at (0xB7) FLKEY ; /* FLASH ACESS LIMIT */
+__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
+__sfr __at (0xB9) IDA0CN ; /* CURRENT MODE DAC 0 - CONTROL */
+__sfr __at (0xBA) ADC0COL ; /* ADC 0 OFFSET CALIBRATION LOW */
+__sfr __at (0xBB) ADC0COM ; /* ADC 0 OFFSET CALIBRATION MIDDLE */
+__sfr __at (0xBC) ADC0COH ; /* ADC 0 OFFSET CALIBRATION HIGH */
+__sfr __at (0xBD) ADC0BUF ; /* ADC 0 BUFFER CONTROL */
+__sfr __at (0xBE) CLKMUL ; /* CLOCK MULTIPLIER */
+__sfr __at (0xBF) ADC0DAC ; /* ADC 0 OFFSET DAC */
+__sfr __at (0xC0) SMB0CN ; /* SMBUS CONTROL */
+__sfr __at (0xC1) SMB0CF ; /* SMBUS CONFIGURATION */
+__sfr __at (0xC2) SMB0DAT ; /* SMBUS DATA */
+__sfr __at (0xC3) ADC0L ; /* ADC 0 OUTPUT LOW BYTE */
+__sfr __at (0xC4) ADC0M ; /* ADC 0 OUTPUT MIDDLE BYTE */
+__sfr __at (0xC5) ADC0H ; /* ADC 0 OUTPUT HIGH BYTE */
+__sfr __at (0xC6) ADC0MUX ; /* ADC 0 MULTIPLEXER */
+__sfr __at (0xC8) T2CON ; /* TIMER 2 CONTROL */
+__sfr __at (0xC8) TMR2CN ; /* TIMER 2 CONTROL */
+__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0xCA) TMR2RLL ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0xCB) TMR2RLH ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
+__sfr __at (0xCC) TMR2L ; /* TIMER 2 - LOW BYTE */
+__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
+__sfr __at (0xCD) TMR2H ; /* TIMER 2 - HIGH BYTE */
+__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
+__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
+__sfr __at (0xD4) P0SKIP ; /* PORT 0 SKIP */
+__sfr __at (0xD5) P1SKIP ; /* PORT 1 SKIP */
+__sfr __at (0xD7) IDA1CN ; /* CURRENT MODE DAC 1 - CONTROL */
+__sfr __at (0xD8) PCA0CN ; /* PCA CONTROL */
+__sfr __at (0xD9) PCA0MD ; /* PCA MODE */
+__sfr __at (0xDA) PCA0CPM0 ; /* PCA MODULE 0 MODE REGISTER */
+__sfr __at (0xDB) PCA0CPM1 ; /* PCA MODULE 1 MODE REGISTER */
+__sfr __at (0xDC) PCA0CPM2 ; /* PCA MODULE 2 MODE REGISTER */
+__sfr __at (0xDD) IDA1 ; /* CURRENT MODE DAC 1 */
+__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
+__sfr __at (0xE1) XBR0 ; /* PORT MUX CONFIGURATION REGISTER 0 */
+__sfr __at (0xE2) XBR1 ; /* PORT MUX CONFIGURATION REGISTER 1 */
+__sfr __at (0xE3) PFE0CN ; /* PREFETCH ENGINE CONTROL */
+__sfr __at (0xE4) IT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
+__sfr __at (0xE4) INT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
+__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
+__sfr __at (0xE8) ADC0STA ; /* ADC 0 STATUS */
+__sfr __at (0xE9) PCA0CPL0 ; /* PCA CAPTURE 0 LOW */
+__sfr __at (0xEA) PCA0CPH0 ; /* PCA CAPTURE 0 HIGH */
+__sfr __at (0xEB) PCA0CPL1 ; /* PCA CAPTURE 1 LOW */
+__sfr __at (0xEC) PCA0CPH1 ; /* PCA CAPTURE 1 HIGH */
+__sfr __at (0xED) PCA0CPL2 ; /* PCA CAPTURE 2 LOW */
+__sfr __at (0xEE) PCA0CPH2 ; /* PCA CAPTURE 2 HIGH */
+__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
+__sfr __at (0xF0) B ; /* B REGISTER */
+__sfr __at (0xF1) P0MODE ; /* PORT 0 INPUT MODE CONFIGURATION */
+__sfr __at (0xF1) P0MDIN ; /* PORT 0 INPUT MODE CONFIGURATION */
+__sfr __at (0xF2) P1MODE ; /* PORT 1 INPUT MODE CONFIGURATION */
+__sfr __at (0xF2) P1MDIN ; /* PORT 1 INPUT MODE CONFIGURATION */
+__sfr __at (0xF3) ADC0MD ; /* ADC 0 MODE */
+__sfr __at (0xF4) ADC0CN ; /* ADC 0 CONTROL */
+__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
+__sfr __at (0xF7) ADC0CLK ; /* ADC 0 CLOCK */
+__sfr __at (0xF8) SPI0CN ; /* SPI0 CONTROL */
+__sfr __at (0xF9) PCA0L ; /* PCA COUNTER LOW */
+__sfr __at (0xFA) PCA0H ; /* PCA COUNTER HIGH */
+__sfr __at (0xFB) ADC0CF ; /* ADC 0 CONFIGURATION */
+__sfr __at (0xFC) ADC0FL ; /* ADC 0 FAST FILTER OUTPUT LOW */
+__sfr __at (0xFD) ADC0FM ; /* ADC 0 FAST FILTER OUTPUT MIDDLE */
+__sfr __at (0xFE) ADC0FH ; /* ADC 0 FAST FILTER OUTPUT HIGH */
+__sfr __at (0xFF) VDM0CN ; /* VDD MONITOR CONTROL */
+
+
+/* WORD/DWORD Registers */
+
+__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
+__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
+__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
+__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
+__sfr16 __at (0xCBCA) TMR2RL ; /* TIMER 2 CAPTURE REGISTER WORD */
+__sfr16 __at (0x9594) TMR3 ; /* TIMER 3 COUNTER */
+__sfr16 __at (0x9392) TMR3RL ; /* TIMER 3 CAPTURE REGISTER WORD */
+
+__sfr16 __at (0x9B9A) ADC0DEC ; /* ADC 0 DECIMATION RATIO REGISTER WORD */
+/* Unfortunately the C8051F350 does not have an sfr that always reads 0x00 and */
+/* ignores what is written to it. That could have enabled sfr32 definitions for */
+/* the 24 bit ADC0 sfr combinations. */
+__sfr16 __at (0xC5C4) ADC0 ; /* 16 bit ADC 0 SINC3 FILTER OUTPUT WORD */
+__sfr16 __at (0xFEFD) ADC0F ; /* 16 bit ADC 0 FAST FILTER OUTPUT WORD */
+
+__sfr16 __at (0xFAF9) PCA0 ; /* PCA COUNTER */
+__sfr16 __at (0xEAE9) PCA0CP0 ; /* PCA CAPTURE 0 WORD */
+__sfr16 __at (0xECEB) PCA0CP1 ; /* PCA CAPTURE 1 WORD */
+__sfr16 __at (0xEEED) PCA0CP2 ; /* PCA CAPTURE 2 WORD */
+
+
+/* BIT Registers */
+
+/* P0 0x80 */
+__sbit __at (0x80) P0_0 ;
+__sbit __at (0x81) P0_1 ;
+__sbit __at (0x82) P0_2 ;
+__sbit __at (0x83) P0_3 ;
+__sbit __at (0x84) P0_4 ;
+__sbit __at (0x85) P0_5 ;
+__sbit __at (0x86) P0_6 ;
+__sbit __at (0x87) P0_7 ;
+
+/* TCON 0x88 */
+__sbit __at (0x88) IT0 ; /* TCON.0 - EXT. INTERRUPT 0 TYPE */
+__sbit __at (0x89) IE0 ; /* TCON.1 - EXT. INTERRUPT 0 EDGE FLAG */
+__sbit __at (0x8A) IT1 ; /* TCON.2 - EXT. INTERRUPT 1 TYPE */
+__sbit __at (0x8B) IE1 ; /* TCON.3 - EXT. INTERRUPT 1 EDGE FLAG */
+__sbit __at (0x8C) TR0 ; /* TCON.4 - TIMER 0 ON/OFF CONTROL */
+__sbit __at (0x8D) TF0 ; /* TCON.5 - TIMER 0 OVERFLOW FLAG */
+__sbit __at (0x8E) TR1 ; /* TCON.6 - TIMER 1 ON/OFF CONTROL */
+__sbit __at (0x8F) TF1 ; /* TCON.7 - TIMER 1 OVERFLOW FLAG */
+
+/* P1 0x90 */
+__sbit __at (0x90) P1_0 ;
+__sbit __at (0x91) P1_1 ;
+__sbit __at (0x92) P1_2 ;
+__sbit __at (0x93) P1_3 ;
+__sbit __at (0x94) P1_4 ;
+__sbit __at (0x95) P1_5 ;
+__sbit __at (0x96) P1_6 ;
+__sbit __at (0x97) P1_7 ;
+
+/* SCON 0x98 */
+__sbit __at (0x98) RI ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
+__sbit __at (0x98) RI0 ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
+__sbit __at (0x99) TI ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
+__sbit __at (0x99) TI0 ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
+__sbit __at (0x9A) RB8 ; /* SCON.2 - RECEIVE BIT 8 */
+__sbit __at (0x9A) RB80 ; /* SCON.2 - RECEIVE BIT 8 */
+__sbit __at (0x9B) TB8 ; /* SCON.3 - TRANSMIT BIT 8 */
+__sbit __at (0x9B) TB80 ; /* SCON.3 - TRANSMIT BIT 8 */
+__sbit __at (0x9C) REN ; /* SCON.4 - RECEIVE ENABLE */
+__sbit __at (0x9C) REN0 ; /* SCON.4 - RECEIVE ENABLE */
+__sbit __at (0x9D) SM2 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
+__sbit __at (0x9D) MCE0 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
+__sbit __at (0x9F) SM0 ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
+__sbit __at (0x9F) S0MODE ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
+
+/* P2 0xA0 */
+__sbit __at (0xA0) P2_0 ;
+__sbit __at (0xA1) P2_1 ;
+__sbit __at (0xA2) P2_2 ;
+__sbit __at (0xA3) P2_3 ;
+__sbit __at (0xA4) P2_4 ;
+__sbit __at (0xA5) P2_5 ;
+__sbit __at (0xA6) P2_6 ;
+__sbit __at (0xA7) P2_7 ;
+
+/* IE 0xA8 */
+__sbit __at (0xA8) EX0 ; /* IE.0 - EXTERNAL INTERRUPT 0 ENABLE */
+__sbit __at (0xA9) ET0 ; /* IE.1 - TIMER 0 INTERRUPT ENABLE */
+__sbit __at (0xAA) EX1 ; /* IE.2 - EXTERNAL INTERRUPT 1 ENABLE */
+__sbit __at (0xAB) ET1 ; /* IE.3 - TIMER 1 INTERRUPT ENABLE */
+__sbit __at (0xAC) ES ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
+__sbit __at (0xAC) ES0 ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
+__sbit __at (0xAD) ET2 ; /* IE.5 - TIMER 2 INTERRUPT ENABLE */
+__sbit __at (0xAE) ESPI0 ; /* IE.6 - SPI0 INTERRUPT ENABLE */
+__sbit __at (0xAF) EA ; /* IE.7 - GLOBAL INTERRUPT ENABLE */
+
+/* IP 0xB8 */
+__sbit __at (0xB8) PX0 ; /* IP.0 - EXTERNAL INTERRUPT 0 PRIORITY */
+__sbit __at (0xB9) PT0 ; /* IP.1 - TIMER 0 PRIORITY */
+__sbit __at (0xBA) PX1 ; /* IP.2 - EXTERNAL INTERRUPT 1 PRIORITY */
+__sbit __at (0xBB) PT1 ; /* IP.3 - TIMER 1 PRIORITY */
+__sbit __at (0xBC) PS ; /* IP.4 - SERIAL PORT PRIORITY */
+__sbit __at (0xBC) PS0 ; /* IP.4 - SERIAL PORT PRIORITY */
+__sbit __at (0xBD) PT2 ; /* IP.5 - TIMER 2 PRIORITY */
+__sbit __at (0xBE) PSPI0 ; /* IP.6 - SPI0 PRIORITY */
+
+/* SMB0CN 0xC0 */
+__sbit __at (0xC0) SI ; /* SMB0CN.0 - SMBUS 0 INTERRUPT PENDING FLAG */
+__sbit __at (0xC1) ACK ; /* SMB0CN.1 - SMBUS 0 ACKNOWLEDGE FLAG */
+__sbit __at (0xC2) ARBLOST ; /* SMB0CN.2 - SMBUS 0 ARBITRATION LOST INDICATOR */
+__sbit __at (0xC3) ACKRQ ; /* SMB0CN.3 - SMBUS 0 ACKNOWLEDGE REQUEST */
+__sbit __at (0xC4) STO ; /* SMB0CN.4 - SMBUS 0 STOP FLAG */
+__sbit __at (0xC5) STA ; /* SMB0CN.5 - SMBUS 0 START FLAG */
+__sbit __at (0xC6) TXMODE ; /* SMB0CN.6 - SMBUS 0 TRANSMIT MODE INDICATOR */
+__sbit __at (0xC7) MASTER ; /* SMB0CN.7 - SMBUS 0 MASTER/SLAVE INDICATOR */
+
+/* TMR2CN 0xC8 */
+__sbit __at (0xC8) T2XCLK ; /* TMR2CN.0 - TIMER 2 EXTERNAL CLOCK SELECT */
+__sbit __at (0xCA) TR2 ; /* TMR2CN.2 - TIMER 2 ON/OFF CONTROL */
+__sbit __at (0xCB) T2SPLIT ; /* TMR2CN.3 - TIMER 2 SPLIT MODE ENABLE */
+__sbit __at (0xCD) TF2CEN ; /* TMR2CN.5 - TIMER 2 LOW-FREQ OSC CAPTURE ENABLE*/
+__sbit __at (0xCD) TF2LEN ; /* TMR2CN.5 - TIMER 2 LOW BYTE INTERRUPT ENABLE */
+__sbit __at (0xCE) TF2L ; /* TMR2CN.6 - TIMER 2 LOW BYTE OVERFLOW FLAG */
+__sbit __at (0xCF) TF2 ; /* TMR2CN.7 - TIMER 2 OVERFLOW FLAG */
+__sbit __at (0xCF) TF2H ; /* TMR2CN.7 - TIMER 2 HIGH BYTE OVERFLOW FLAG */
+
+/* PSW 0xD0 */
+__sbit __at (0xD0) PARITY ; /* PSW.0 - ACCUMULATOR PARITY FLAG */
+__sbit __at (0xD1) F1 ; /* PSW.1 - FLAG 1 */
+__sbit __at (0xD2) OV ; /* PSW.2 - OVERFLOW FLAG */
+__sbit __at (0xD3) RS0 ; /* PSW.3 - REGISTER BANK SELECT 0 */
+__sbit __at (0xD4) RS1 ; /* PSW.4 - REGISTER BANK SELECT 1 */
+__sbit __at (0xD5) F0 ; /* PSW.5 - FLAG 0 */
+__sbit __at (0xD6) AC ; /* PSW.6 - AUXILIARY CARRY FLAG */
+__sbit __at (0xD7) CY ; /* PSW.7 - CARRY FLAG */
+
+/* PCA0CN 0xD8 */
+__sbit __at (0xD8) CCF0 ; /* PCA0CN.0 - PCA MODULE 0 CAPTURE/COMPARE FLAG */
+__sbit __at (0xD9) CCF1 ; /* PCA0CN.1 - PCA MODULE 1 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDA) CCF2 ; /* PCA0CN.2 - PCA MODULE 2 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDE) CR ; /* PCA0CN.6 - PCA COUNTER/TIMER RUN CONTROL */
+__sbit __at (0xDF) CF ; /* PCA0CN.7 - PCA COUNTER/TIMER OVERFLOW FLAG */
+
+/* ADC0STA 0xE8 */
+__sbit __at (0xE8) AD0OVR ; /* ADC0CN.0 - ADC 0 OVERRUN FLAG */
+__sbit __at (0xE9) AD0ERR ; /* ADC0CN.1 - ADC 0 ERROR FLAG */
+__sbit __at (0xEA) AD0CALC ; /* ADC0CN.2 - ADC 0 CALIBRATION COMPLETE FLAG */
+__sbit __at (0xEB) AD0FFC ; /* ADC0CN.3 - ADC 0 FAST FILTER CLIP FLAG */
+__sbit __at (0xEC) AD0S3C ; /* ADC0CN.4 - ADC 0 SINC3 FILTER CLIP FLAG */
+__sbit __at (0xED) AD0INT ; /* ADC0CN.5 - ADC 0 CONV. COMPLETE INT. FLAG */
+__sbit __at (0xEE) AD0CBSY ; /* ADC0CN.6 - ADC 0 CALIBRATION IN PROGRESS FLAG */
+__sbit __at (0xEF) AD0BUSY ; /* ADC0CN.7 - ADC 0 CONVERSION IN PROGRESS FLAG */
+
+/* SPI0CN 0xF8 */
+__sbit __at (0xF8) SPIEN ; /* SPI0CN.0 - SPI0 ENABLE */
+__sbit __at (0xF9) TXBMT ; /* SPI0CN.1 - TRANSMIT BUFFER EMPTY */
+__sbit __at (0xFA) NSSMD0 ; /* SPI0CN.2 - SLAVE SELECT MODE BIT 0 */
+__sbit __at (0xFB) NSSMD1 ; /* SPI0CN.3 - SLAVE SELECT MODE BIT 1 */
+__sbit __at (0xFC) RXOVRN ; /* SPI0CN.4 - RECEIVE OVERRUN FLAG */
+__sbit __at (0xFD) MODF ; /* SPI0CN.5 - MODE FAULT FLAG */
+__sbit __at (0xFE) WCOL ; /* SPI0CN.6 - WRITE COLLISION FLAG */
+__sbit __at (0xFF) SPIF ; /* SPI0CN.7 - SPI0 INTERRUPT FLAG */
+
+
+/* Predefined SFR Bit Masks */
+
+#define PCON_IDLE 0x01 /* PCON */
+#define PCON_STOP 0x02 /* PCON */
+#define T1M 0x08 /* CKCON */
+#define PSWE 0x01 /* PSCTL */
+#define PSEE 0x02 /* PSCTL */
+#define ECP0 0x20 /* EIE1 */
+#define PORSF 0x02 /* RSTSRC */
+#define SWRSF 0x10 /* RSTSRC */
+#define ECCF 0x01 /* PCA0CPMn */
+#define PWM 0x02 /* PCA0CPMn */
+#define TOG 0x04 /* PCA0CPMn */
+#define MAT 0x08 /* PCA0CPMn */
+#define CAPN 0x10 /* PCA0CPMn */
+#define CAPP 0x20 /* PCA0CPMn */
+#define ECOM 0x40 /* PCA0CPMn */
+#define PWM16 0x80 /* PCA0CPMn */
+#define CP0E 0x10 /* XBR0 */
+#define CP0OEN 0x10 /* XBR0 */
+#define CP0AE 0x20 /* XBR0 */
+#define CP0AOEN 0x20 /* XBR0 */
+
+#endif
--- /dev/null
+/*-------------------------------------------------------------------------
+ Register Declarations for the SiLabs C8051F41x Processor Range
+
+ Copyright (C) 2006 - Maarten Brock, sourceforge.brock@dse.nl
+
+ This library is free software; you can redistribute it and/or
+ modify it under the terms of the GNU Lesser General Public
+ License as published by the Free Software Foundation; either
+ version 2.1 of the License, or (at your option) any later version.
+
+ This library is distributed in the hope that it will be useful,
+ but WITHOUT ANY WARRANTY; without even the implied warranty of
+ MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
+ Lesser General Public License for more details.
+
+ You should have received a copy of the GNU Lesser General Public
+ License along with this library; if not, write to the Free Software
+ Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
+-------------------------------------------------------------------------*/
+
+#ifndef C8051F410_H
+#define C8051F410_H
+
+
+/* BYTE Registers */
+
+__sfr __at (0x80) P0 ; /* PORT 0 */
+__sfr __at (0x81) SP ; /* STACK POINTER */
+__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
+__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
+__sfr __at (0x84) CRC0CN ; /* CRC 0 CONTROL */
+__sfr __at (0x85) CRC0IN ; /* CRC 0 DATA INPUT */
+__sfr __at (0x86) CRC0DAT ; /* CRC 0 DATA OUTPUT */
+__sfr __at (0x87) PCON ; /* POWER CONTROL */
+__sfr __at (0x88) TCON ; /* TIMER CONTROL */
+__sfr __at (0x89) TMOD ; /* TIMER MODE */
+__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
+__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
+__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
+__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
+__sfr __at (0x8E) CKCON ; /* CLOCK CONTROL */
+__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W CONTROL */
+__sfr __at (0x90) P1 ; /* PORT 1 */
+__sfr __at (0x91) TMR3CN ; /* TIMER 3 CONTROL */
+__sfr __at (0x92) TMR3RLL ; /* TIMER 3 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0x93) TMR3RLH ; /* TIMER 3 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0x94) TMR3L ; /* TIMER 3 - LOW BYTE */
+__sfr __at (0x95) TMR3H ; /* TIMER 3 - HIGH BYTE */
+__sfr __at (0x96) IDA0L ; /* CURRENT MODE DAC 0 - LOW BYTE */
+__sfr __at (0x97) IDA0H ; /* CURRENT MODE DAC 0 - HIGH BYTE */
+__sfr __at (0x98) SCON ; /* SERIAL PORT CONTROL */
+__sfr __at (0x98) SCON0 ; /* SERIAL PORT CONTROL */
+__sfr __at (0x99) SBUF ; /* SERIAL PORT BUFFER */
+__sfr __at (0x99) SBUF0 ; /* SERIAL PORT BUFFER */
+__sfr __at (0x9A) CPT1CN ; /* COMPARATOR 1 CONTROL */
+__sfr __at (0x9B) CPT0CN ; /* COMPARATOR 0 CONTROL */
+__sfr __at (0x9C) CPT1MD ; /* COMPARATOR 1 MODE SELECTION */
+__sfr __at (0x9D) CPT0MD ; /* COMPARATOR 0 MODE SELECTION */
+__sfr __at (0x9E) CPT1MX ; /* COMPARATOR 1 MUX SELECTION */
+__sfr __at (0x9F) CPT0MX ; /* COMPARATOR 0 MUX SELECTION */
+__sfr __at (0xA0) P2 ; /* PORT 2 */
+__sfr __at (0xA1) SPI0CFG ; /* SPI0 CONFIGURATION */
+__sfr __at (0xA2) SPI0CKR ; /* SPI0 CLOCK RATE CONTROL */
+__sfr __at (0xA3) SPI0DAT ; /* SPI0 DATA */
+__sfr __at (0xA4) P0MDOUT ; /* PORT 0 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA5) P1MDOUT ; /* PORT 1 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA6) P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */
+__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
+__sfr __at (0xA9) CLKSEL ; /* SYSTEM CLOCK SELECT */
+__sfr __at (0xAA) EMI0CN ; /* EXTERNAL MEMORY INTERFACE CONTROL */
+__sfr __at (0xAA) _XPAGE ; /* XDATA/PDATA PAGE */
+__sfr __at (0xAB) CLKMUL ; /* CLOCK MULTIPLIER */
+__sfr __at (0xAC) RTC0ADR ; /* SMARTCLOCK ADDRESS */
+__sfr __at (0xAD) RTC0DAT ; /* SMARTCLOCK DATA */
+__sfr __at (0xAE) RTC0KEY ; /* SMARTCLOCK LOCK AND KEY */
+__sfr __at (0xAF) ONESHOT ; /* FLASH ONESHOT PERIOD */
+__sfr __at (0xB0) P0ODEN ; /* PORT 0 OVERDRIVE */
+__sfr __at (0xB1) OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
+__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
+__sfr __at (0xB3) OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */
+__sfr __at (0xB5) IDA1CN ; /* CURRENT MODE DAC 1 - CONTROL */
+__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
+__sfr __at (0xB7) FLKEY ; /* FLASH ACESS LIMIT */
+__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
+__sfr __at (0xB9) IDA0CN ; /* CURRENT MODE DAC 0 - CONTROL */
+__sfr __at (0xBA) ADC0TK ; /* ADC 0 TRACKING MODE SELECT */
+__sfr __at (0xBB) ADC0MX ; /* ADC 0 CHANNEL SELECT */
+__sfr __at (0xBC) ADC0CF ; /* ADC 0 CONFIGURATION */
+__sfr __at (0xBD) ADC0L ; /* ADC 0 DATA WORD LSB */
+__sfr __at (0xBE) ADC0H ; /* ADC 0 DATA WORD MSB */
+__sfr __at (0xBF) P1MASK ; /* PORT 1 MASK */
+__sfr __at (0xC0) SMB0CN ; /* SMBUS CONTROL */
+__sfr __at (0xC1) SMB0CF ; /* SMBUS CONFIGURATION */
+__sfr __at (0xC2) SMB0DAT ; /* SMBUS DATA */
+__sfr __at (0xC3) ADC0GTL ; /* ADC 0 GREATER-THAN LOW BYTE */
+__sfr __at (0xC4) ADC0GTH ; /* ADC 0 GREATER-THAN HIGH BYTE */
+__sfr __at (0xC5) ADC0LTL ; /* ADC 0 LESS-THAN LOW BYTE */
+__sfr __at (0xC6) ADC0LTH ; /* ADC 0 LESS-THAN HIGH BYTE */
+__sfr __at (0xC7) P0MASK ; /* PORT 0 MASK */
+__sfr __at (0xC8) T2CON ; /* TIMER 2 CONTROL */
+__sfr __at (0xC8) TMR2CN ; /* TIMER 2 CONTROL */
+__sfr __at (0xC9) REG0CN ; /* VOLTAGE REGULATOR CONTROL */
+__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0xCA) TMR2RLL ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
+__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0xCB) TMR2RLH ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
+__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
+__sfr __at (0xCC) TMR2L ; /* TIMER 2 - LOW BYTE */
+__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
+__sfr __at (0xCD) TMR2H ; /* TIMER 2 - HIGH BYTE */
+__sfr __at (0xCE) PCA0CPM5 ; /* PCA MODULE 5 MODE REGISTER */
+__sfr __at (0xCF) P1MAT ; /* PORT 1 MATCH */
+__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
+__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
+__sfr __at (0xD2) PCA0CPL5 ; /* PCA CAPTURE 5 LOW */
+__sfr __at (0xD3) PCA0CPH5 ; /* PCA CAPTURE 5 HIGH */
+__sfr __at (0xD4) P0SKIP ; /* PORT 0 SKIP */
+__sfr __at (0xD5) P1SKIP ; /* PORT 1 SKIP */
+__sfr __at (0xD6) P2SKIP ; /* PORT 2 SKIP */
+__sfr __at (0xD7) P0MAT ; /* PORT 0 MATCH */
+__sfr __at (0xD8) PCA0CN ; /* PCA CONTROL */
+__sfr __at (0xD9) PCA0MD ; /* PCA MODE */
+__sfr __at (0xDA) PCA0CPM0 ; /* PCA MODULE 0 MODE REGISTER */
+__sfr __at (0xDB) PCA0CPM1 ; /* PCA MODULE 1 MODE REGISTER */
+__sfr __at (0xDC) PCA0CPM2 ; /* PCA MODULE 2 MODE REGISTER */
+__sfr __at (0xDD) PCA0CPM3 ; /* PCA MODULE 3 MODE REGISTER */
+__sfr __at (0xDE) PCA0CPM4 ; /* PCA MODULE 4 MODE REGISTER */
+__sfr __at (0xDF) CRC0FLIP ; /* CRC 0 BIT FLIP */
+__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
+__sfr __at (0xE1) XBR0 ; /* PORT MUX CONFIGURATION REGISTER 0 */
+__sfr __at (0xE2) XBR1 ; /* PORT MUX CONFIGURATION REGISTER 1 */
+__sfr __at (0xE3) PFE0CN ; /* PREFETCH ENGINE CONTROL */
+__sfr __at (0xE4) IT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
+__sfr __at (0xE4) INT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
+__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
+__sfr __at (0xE7) EIE2 ; /* EXTERNAL INTERRUPT ENABLE 2 */
+__sfr __at (0xE8) ADC0CN ; /* ADC 0 CONTROL */
+__sfr __at (0xE9) PCA0CPL1 ; /* PCA CAPTURE 1 LOW */
+__sfr __at (0xEA) PCA0CPH1 ; /* PCA CAPTURE 1 HIGH */
+__sfr __at (0xEB) PCA0CPL2 ; /* PCA CAPTURE 2 LOW */
+__sfr __at (0xEC) PCA0CPH2 ; /* PCA CAPTURE 2 HIGH */
+__sfr __at (0xED) PCA0CPL3 ; /* PCA CAPTURE 3 LOW */
+__sfr __at (0xEE) PCA0CPH3 ; /* PCA CAPTURE 3 HIGH */
+__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
+__sfr __at (0xF0) B ; /* B REGISTER */
+__sfr __at (0xF1) P0MODE ; /* PORT 0 INPUT MODE CONFIGURATION */
+__sfr __at (0xF1) P0MDIN ; /* PORT 0 INPUT MODE CONFIGURATION */
+__sfr __at (0xF2) P1MODE ; /* PORT 1 INPUT MODE CONFIGURATION */
+__sfr __at (0xF2) P1MDIN ; /* PORT 1 INPUT MODE CONFIGURATION */
+__sfr __at (0xF3) P2MODE ; /* PORT 2 INPUT MODE CONFIGURATION */
+__sfr __at (0xF3) P2MDIN ; /* PORT 2 INPUT MODE CONFIGURATION */
+__sfr __at (0xF4) IDA1L ; /* CURRENT MODE DAC 1 - LOW BYTE */
+__sfr __at (0xF5) IDA1H ; /* CURRENT MODE DAC 1 - HIGH BYTE */
+__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
+__sfr __at (0xF7) EIP2 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 2 */
+__sfr __at (0xF8) SPI0CN ; /* SPI0 CONTROL */
+__sfr __at (0xF9) PCA0L ; /* PCA COUNTER LOW */
+__sfr __at (0xFA) PCA0H ; /* PCA COUNTER HIGH */
+__sfr __at (0xFB) PCA0CPL0 ; /* PCA CAPTURE 0 LOW */
+__sfr __at (0xFC) PCA0CPH0 ; /* PCA CAPTURE 0 HIGH */
+__sfr __at (0xFD) PCA0CPL4 ; /* PCA CAPTURE 4 LOW */
+__sfr __at (0xFE) PCA0CPH4 ; /* PCA CAPTURE 4 HIGH */
+__sfr __at (0xFF) VDM0CN ; /* VDD MONITOR CONTROL */
+
+
+/* WORD/DWORD Registers */
+
+__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
+__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
+__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
+__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
+__sfr16 __at (0xCBCA) TMR2RL ; /* TIMER 2 CAPTURE REGISTER WORD */
+__sfr16 __at (0x9594) TMR3 ; /* TIMER 3 COUNTER */
+__sfr16 __at (0x9392) TMR3RL ; /* TIMER 3 CAPTURE REGISTER WORD */
+__sfr16 __at (0x9796) IDA0 ; /* CURRENT MODE DAC 0 DATA WORD */
+__sfr16 __at (0xF5F4) IDA1 ; /* CURRENT MODE DAC 1 DATA WORD */
+__sfr16 __at (0xBEBD) ADC0 ; /* ADC 0 DATA WORD */
+__sfr16 __at (0xC4C3) ADC0GT ; /* ADC 0 GREATER-THAN REGISTER WORD */
+__sfr16 __at (0xC6C5) ADC0LT ; /* ADC 0 LESS-THAN REGISTER WORD */
+__sfr16 __at (0xFAF9) PCA0 ; /* PCA COUNTER */
+__sfr16 __at (0xFCFB) PCA0CP0 ; /* PCA CAPTURE 0 WORD */
+__sfr16 __at (0xEAE9) PCA0CP1 ; /* PCA CAPTURE 1 WORD */
+__sfr16 __at (0xECEB) PCA0CP2 ; /* PCA CAPTURE 2 WORD */
+__sfr16 __at (0xEEED) PCA0CP3 ; /* PCA CAPTURE 3 WORD */
+__sfr16 __at (0xFEFD) PCA0CP4 ; /* PCA CAPTURE 4 WORD */
+__sfr16 __at (0xD3D2) PCA0CP5 ; /* PCA CAPTURE 5 WORD */
+
+
+/* BIT Registers */
+
+/* P0 0x80 */
+__sbit __at (0x80) P0_0 ;
+__sbit __at (0x81) P0_1 ;
+__sbit __at (0x82) P0_2 ;
+__sbit __at (0x83) P0_3 ;
+__sbit __at (0x84) P0_4 ;
+__sbit __at (0x85) P0_5 ;
+__sbit __at (0x86) P0_6 ;
+__sbit __at (0x87) P0_7 ;
+
+/* TCON 0x88 */
+__sbit __at (0x88) IT0 ; /* TCON.0 - EXT. INTERRUPT 0 TYPE */
+__sbit __at (0x89) IE0 ; /* TCON.1 - EXT. INTERRUPT 0 EDGE FLAG */
+__sbit __at (0x8A) IT1 ; /* TCON.2 - EXT. INTERRUPT 1 TYPE */
+__sbit __at (0x8B) IE1 ; /* TCON.3 - EXT. INTERRUPT 1 EDGE FLAG */
+__sbit __at (0x8C) TR0 ; /* TCON.4 - TIMER 0 ON/OFF CONTROL */
+__sbit __at (0x8D) TF0 ; /* TCON.5 - TIMER 0 OVERFLOW FLAG */
+__sbit __at (0x8E) TR1 ; /* TCON.6 - TIMER 1 ON/OFF CONTROL */
+__sbit __at (0x8F) TF1 ; /* TCON.7 - TIMER 1 OVERFLOW FLAG */
+
+/* P1 0x90 */
+__sbit __at (0x90) P1_0 ;
+__sbit __at (0x91) P1_1 ;
+__sbit __at (0x92) P1_2 ;
+__sbit __at (0x93) P1_3 ;
+__sbit __at (0x94) P1_4 ;
+__sbit __at (0x95) P1_5 ;
+__sbit __at (0x96) P1_6 ;
+__sbit __at (0x97) P1_7 ;
+
+/* SCON 0x98 */
+__sbit __at (0x98) RI ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
+__sbit __at (0x98) RI0 ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
+__sbit __at (0x99) TI ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
+__sbit __at (0x99) TI0 ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
+__sbit __at (0x9A) RB8 ; /* SCON.2 - RECEIVE BIT 8 */
+__sbit __at (0x9A) RB80 ; /* SCON.2 - RECEIVE BIT 8 */
+__sbit __at (0x9B) TB8 ; /* SCON.3 - TRANSMIT BIT 8 */
+__sbit __at (0x9B) TB80 ; /* SCON.3 - TRANSMIT BIT 8 */
+__sbit __at (0x9C) REN ; /* SCON.4 - RECEIVE ENABLE */
+__sbit __at (0x9C) REN0 ; /* SCON.4 - RECEIVE ENABLE */
+__sbit __at (0x9D) SM2 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
+__sbit __at (0x9D) MCE0 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
+__sbit __at (0x9F) SM0 ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
+__sbit __at (0x9F) S0MODE ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
+
+/* P2 0xA0 */
+__sbit __at (0xA0) P2_0 ;
+__sbit __at (0xA1) P2_1 ;
+__sbit __at (0xA2) P2_2 ;
+__sbit __at (0xA3) P2_3 ;
+__sbit __at (0xA4) P2_4 ;
+__sbit __at (0xA5) P2_5 ;
+__sbit __at (0xA6) P2_6 ;
+__sbit __at (0xA7) P2_7 ;
+
+/* IE 0xA8 */
+__sbit __at (0xA8) EX0 ; /* IE.0 - EXTERNAL INTERRUPT 0 ENABLE */
+__sbit __at (0xA9) ET0 ; /* IE.1 - TIMER 0 INTERRUPT ENABLE */
+__sbit __at (0xAA) EX1 ; /* IE.2 - EXTERNAL INTERRUPT 1 ENABLE */
+__sbit __at (0xAB) ET1 ; /* IE.3 - TIMER 1 INTERRUPT ENABLE */
+__sbit __at (0xAC) ES ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
+__sbit __at (0xAC) ES0 ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
+__sbit __at (0xAD) ET2 ; /* IE.5 - TIMER 2 INTERRUPT ENABLE */
+__sbit __at (0xAE) ESPI0 ; /* IE.6 - SPI0 INTERRUPT ENABLE */
+__sbit __at (0xAF) EA ; /* IE.7 - GLOBAL INTERRUPT ENABLE */
+
+/* P0ODEN 0xB0 */
+__sbit __at (0xB0) P0OD_0 ; /* P0ODEN.0 - PORT0.0 OVERDRIVE ENABLE */
+__sbit __at (0xB1) P0OD_1 ; /* P0ODEN.1 - PORT0.1 OVERDRIVE ENABLE */
+__sbit __at (0xB2) P0OD_2 ; /* P0ODEN.2 - PORT0.2 OVERDRIVE ENABLE */
+__sbit __at (0xB3) P0OD_3 ; /* P0ODEN.3 - PORT0.3 OVERDRIVE ENABLE */
+__sbit __at (0xB4) P0OD_4 ; /* P0ODEN.4 - PORT0.4 OVERDRIVE ENABLE */
+__sbit __at (0xB5) P0OD_5 ; /* P0ODEN.5 - PORT0.5 OVERDRIVE ENABLE */
+__sbit __at (0xB6) P0OD_6 ; /* P0ODEN.6 - PORT0.6 OVERDRIVE ENABLE */
+__sbit __at (0xB7) P0OD_7 ; /* P0ODEN.7 - PORT0.7 OVERDRIVE ENABLE */
+
+/* IP 0xB8 */
+__sbit __at (0xB8) PX0 ; /* IP.0 - EXTERNAL INTERRUPT 0 PRIORITY */
+__sbit __at (0xB9) PT0 ; /* IP.1 - TIMER 0 PRIORITY */
+__sbit __at (0xBA) PX1 ; /* IP.2 - EXTERNAL INTERRUPT 1 PRIORITY */
+__sbit __at (0xBB) PT1 ; /* IP.3 - TIMER 1 PRIORITY */
+__sbit __at (0xBC) PS ; /* IP.4 - SERIAL PORT PRIORITY */
+__sbit __at (0xBC) PS0 ; /* IP.4 - SERIAL PORT PRIORITY */
+__sbit __at (0xBD) PT2 ; /* IP.5 - TIMER 2 PRIORITY */
+__sbit __at (0xBE) PSPI0 ; /* IP.6 - SPI0 PRIORITY */
+
+/* SMB0CN 0xC0 */
+__sbit __at (0xC0) SI ; /* SMB0CN.0 - SMBUS 0 INTERRUPT PENDING FLAG */
+__sbit __at (0xC1) ACK ; /* SMB0CN.1 - SMBUS 0 ACKNOWLEDGE FLAG */
+__sbit __at (0xC2) ARBLOST ; /* SMB0CN.2 - SMBUS 0 ARBITRATION LOST INDICATOR */
+__sbit __at (0xC3) ACKRQ ; /* SMB0CN.3 - SMBUS 0 ACKNOWLEDGE REQUEST */
+__sbit __at (0xC4) STO ; /* SMB0CN.4 - SMBUS 0 STOP FLAG */
+__sbit __at (0xC5) STA ; /* SMB0CN.5 - SMBUS 0 START FLAG */
+__sbit __at (0xC6) TXMODE ; /* SMB0CN.6 - SMBUS 0 TRANSMIT MODE INDICATOR */
+__sbit __at (0xC7) MASTER ; /* SMB0CN.7 - SMBUS 0 MASTER/SLAVE INDICATOR */
+
+/* TMR2CN 0xC8 */
+__sbit __at (0xC8) T2XCLK ; /* TMR2CN.0 - TIMER 2 EXTERNAL CLOCK SELECT */
+__sbit __at (0xC9) T2RCLK ; /* TMR2CN.1 - TIMER 2 CAPTURE MODE */
+__sbit __at (0xCA) TR2 ; /* TMR2CN.2 - TIMER 2 ON/OFF CONTROL */
+__sbit __at (0xCB) T2SPLIT ; /* TMR2CN.3 - TIMER 2 SPLIT MODE ENABLE */
+__sbit __at (0xCD) TF2CEN ; /* TMR2CN.5 - TIMER 2 LOW-FREQ OSC CAPTURE ENABLE*/
+__sbit __at (0xCD) TF2LEN ; /* TMR2CN.5 - TIMER 2 LOW BYTE INTERRUPT ENABLE */
+__sbit __at (0xCE) TF2L ; /* TMR2CN.6 - TIMER 2 LOW BYTE OVERFLOW FLAG */
+__sbit __at (0xCF) TF2 ; /* TMR2CN.7 - TIMER 2 OVERFLOW FLAG */
+__sbit __at (0xCF) TF2H ; /* TMR2CN.7 - TIMER 2 HIGH BYTE OVERFLOW FLAG */
+
+/* PSW 0xD0 */
+__sbit __at (0xD0) PARITY ; /* PSW.0 - ACCUMULATOR PARITY FLAG */
+__sbit __at (0xD1) F1 ; /* PSW.1 - FLAG 1 */
+__sbit __at (0xD2) OV ; /* PSW.2 - OVERFLOW FLAG */
+__sbit __at (0xD3) RS0 ; /* PSW.3 - REGISTER BANK SELECT 0 */
+__sbit __at (0xD4) RS1 ; /* PSW.4 - REGISTER BANK SELECT 1 */
+__sbit __at (0xD5) F0 ; /* PSW.5 - FLAG 0 */
+__sbit __at (0xD6) AC ; /* PSW.6 - AUXILIARY CARRY FLAG */
+__sbit __at (0xD7) CY ; /* PSW.7 - CARRY FLAG */
+
+/* PCA0CN 0xD8 */
+__sbit __at (0xD8) CCF0 ; /* PCA0CN.0 - PCA MODULE 0 CAPTURE/COMPARE FLAG */
+__sbit __at (0xD9) CCF1 ; /* PCA0CN.1 - PCA MODULE 1 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDA) CCF2 ; /* PCA0CN.2 - PCA MODULE 2 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDB) CCF3 ; /* PCA0CN.3 - PCA MODULE 3 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDC) CCF4 ; /* PCA0CN.4 - PCA MODULE 4 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDD) CCF5 ; /* PCA0CN.5 - PCA MODULE 5 CAPTURE/COMPARE FLAG */
+__sbit __at (0xDE) CR ; /* PCA0CN.6 - PCA COUNTER/TIMER RUN CONTROL */
+__sbit __at (0xDF) CF ; /* PCA0CN.7 - PCA COUNTER/TIMER OVERFLOW FLAG */
+
+/* ADC0CN 0xE8 */
+__sbit __at (0xE8) AD0CM0 ; /* ADC0CN.0 - ADC 0 START OF CONV. MODE BIT 0 */
+__sbit __at (0xE9) AD0CM1 ; /* ADC0CN.1 - ADC 0 START OF CONV. MODE BIT 1 */
+__sbit __at (0xEA) AD0LJST ; /* ADC0CN.2 - ADC 0 LEFT JUSTIFY SELECT */
+__sbit __at (0xEB) AD0WINT ; /* ADC0CN.3 - ADC 0 WINDOW COMPARE INT. FLAG */
+__sbit __at (0xEC) AD0BUSY ; /* ADC0CN.4 - ADC 0 BUSY FLAG */
+__sbit __at (0xED) AD0INT ; /* ADC0CN.5 - ADC 0 CONV. COMPLETE INT. FLAG */
+__sbit __at (0xEE) BURSTEN ; /* ADC0CN.6 - ADC 0 BURST MODE ENABLE */
+__sbit __at (0xEF) AD0EN ; /* ADC0CN.7 - ADC 0 ENABLE */
+
+/* SPI0CN 0xF8 */
+__sbit __at (0xF8) SPIEN ; /* SPI0CN.0 - SPI0 ENABLE */
+__sbit __at (0xF9) TXBMT ; /* SPI0CN.1 - TRANSMIT BUFFER EMPTY */
+__sbit __at (0xFA) NSSMD0 ; /* SPI0CN.2 - SLAVE SELECT MODE BIT 0 */
+__sbit __at (0xFB) NSSMD1 ; /* SPI0CN.3 - SLAVE SELECT MODE BIT 1 */
+__sbit __at (0xFC) RXOVRN ; /* SPI0CN.4 - RECEIVE OVERRUN FLAG */
+__sbit __at (0xFD) MODF ; /* SPI0CN.5 - MODE FAULT FLAG */
+__sbit __at (0xFE) WCOL ; /* SPI0CN.6 - WRITE COLLISION FLAG */
+__sbit __at (0xFF) SPIF ; /* SPI0CN.7 - SPI0 INTERRUPT FLAG */
+
+
+/* Predefined SFR Bit Masks */
+
+#define PCON_IDLE 0x01 /* PCON */
+#define PCON_STOP 0x02 /* PCON */
+#define T1M 0x08 /* CKCON */
+#define PSWE 0x01 /* PSCTL */
+#define PSEE 0x02 /* PSCTL */
+#define ECP0 0x20 /* EIE1 */
+#define PORSF 0x02 /* RSTSRC */
+#define SWRSF 0x10 /* RSTSRC */
+#define ECCF 0x01 /* PCA0CPMn */
+#define PWM 0x02 /* PCA0CPMn */
+#define TOG 0x04 /* PCA0CPMn */
+#define MAT 0x08 /* PCA0CPMn */
+#define CAPN 0x10 /* PCA0CPMn */
+#define CAPP 0x20 /* PCA0CPMn */
+#define ECOM 0x40 /* PCA0CPMn */
+#define PWM16 0x80 /* PCA0CPMn */
+#define CP0E 0x10 /* XBR0 */
+#define CP0OEN 0x10 /* XBR0 */
+#define CP0AE 0x20 /* XBR0 */
+#define CP0AOEN 0x20 /* XBR0 */
+
+/* Interrupts */
+
+#define INT_EXT0 0 // External Interrupt 0
+#define INT_TIMER0 1 // Timer0 Overflow
+#define INT_EXT1 2 // External Interrupt 1
+#define INT_TIMER1 3 // Timer1 Overflow
+#define INT_UART0 4 // Serial Port 0
+#define INT_TIMER2 5 // Timer2 Overflow
+#define INT_SPI0 6 // Serial Peripheral Interface 0
+#define INT_SMBUS0 7 // SMBus0 Interface
+#define INT_RTC0 8 // RTC0 Interface
+#define INT_ADC0_WINDOW 9 // ADC0 Window Comparison
+#define INT_ADC0_EOC 10 // ADC0 End Of Conversion
+#define INT_PCA0 11 // PCA0 Peripheral
+#define INT_COMPARATOR0 12 // Comparator0
+#define INT_COMPARATOR1 13 // Comparator1
+#define INT_TIMER3 14 // Timer3 Overflow
+#define INT_VREG_DROPOUT 15 // VREG dropout
+#define INT_PORT_MATCH 16 // Port Match
+
+#endif
+++ /dev/null
-/*---------------------------------------------------------------------------
- Register Declarations for the Cygnal/SiLabs C8051F000-F017 Processor Range
-
- Copyright (C) 2003 - Maarten Brock, sourceforge.brock@dse.nl
-
- This library is free software; you can redistribute it and/or
- modify it under the terms of the GNU Lesser General Public
- License as published by the Free Software Foundation; either
- version 2.1 of the License, or (at your option) any later version.
-
- This library is distributed in the hope that it will be useful,
- but WITHOUT ANY WARRANTY; without even the implied warranty of
- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
- Lesser General Public License for more details.
-
- You should have received a copy of the GNU Lesser General Public
- License along with this library; if not, write to the Free Software
- Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
----------------------------------------------------------------------------*/
-
-#ifndef C8051F000_H
-#define C8051F000_H
-
-
-/* BYTE Registers */
-__sfr __at (0x80) P0 ; /* PORT 0 */
-__sfr __at (0x81) SP ; /* STACK POINTER */
-__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
-__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
-__sfr __at (0x87) PCON ; /* POWER CONTROL */
-__sfr __at (0x88) TCON ; /* TIMER CONTROL */
-__sfr __at (0x89) TMOD ; /* TIMER MODE */
-__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
-__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
-__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
-__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
-__sfr __at (0x8E) CKCON ; /* CLOCK CONTROL */
-__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W CONTROL */
-__sfr __at (0x90) P1 ; /* PORT 1 */
-__sfr __at (0x91) TMR3CN ; /* TIMER 3 CONTROL */
-__sfr __at (0x92) TMR3RLL ; /* TIMER 3 RELOAD REGISTER - LOW BYTE */
-__sfr __at (0x93) TMR3RLH ; /* TIMER 3 RELOAD REGISTER - HIGH BYTE */
-__sfr __at (0x94) TMR3L ; /* TIMER 3 - LOW BYTE */
-__sfr __at (0x95) TMR3H ; /* TIMER 3 - HIGH BYTE */
-__sfr __at (0x98) SCON ; /* SERIAL PORT CONTROL */
-__sfr __at (0x99) SBUF ; /* SERIAL PORT BUFFER */
-__sfr __at (0x9A) SPI0CFG ; /* SERIAL PERIPHERAL INTERFACE 0 CONFIGURATION */
-__sfr __at (0x9B) SPI0DAT ; /* SERIAL PERIPHERAL INTERFACE 0 DATA */
-__sfr __at (0x9D) SPI0CKR ; /* SERIAL PERIPHERAL INTERFACE 0 CLOCK RATE CONTROL */
-__sfr __at (0x9E) CPT0CN ; /* COMPARATOR 0 CONTROL */
-__sfr __at (0x9F) CPT1CN ; /* COMPARATOR 1 CONTROL */
-__sfr __at (0xA0) P2 ; /* PORT 2 */
-__sfr __at (0xA4) PRT0CF ; /* PORT 0 CONFIGURATION */
-__sfr __at (0xA5) PRT1CF ; /* PORT 1 CONFIGURATION */
-__sfr __at (0xA6) PRT2CF ; /* PORT 2 CONFIGURATION */
-__sfr __at (0xA7) PRT3CF ; /* PORT 3 CONFIGURATION */
-__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
-__sfr __at (0xAD) PRT1IF ; /* PORT 1 EXTERNAL INTERRUPT FLAGS */
-__sfr __at (0xAF) EMI0CN ; /* EXTERNAL MEMORY INTERFACE CONTROL */
-__sfr __at (0xAF) _XPAGE ; /* XDATA/PDATA PAGE */
-__sfr __at (0xB0) P3 ; /* PORT 3 */
-__sfr __at (0xB1) OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
-__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
-__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
-__sfr __at (0xB7) FLACL ; /* FLASH ACESS LIMIT */
-__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
-__sfr __at (0xBA) AMX0CF ; /* ADC 0 MUX CONFIGURATION */
-__sfr __at (0xBB) AMX0SL ; /* ADC 0 MUX CHANNEL SELECTION */
-__sfr __at (0xBC) ADC0CF ; /* ADC 0 CONFIGURATION */
-__sfr __at (0xBE) ADC0L ; /* ADC 0 DATA - LOW BYTE */
-__sfr __at (0xBF) ADC0H ; /* ADC 0 DATA - HIGH BYTE */
-__sfr __at (0xC0) SMB0CN ; /* SMBUS 0 CONTROL */
-__sfr __at (0xC1) SMB0STA ; /* SMBUS 0 STATUS */
-__sfr __at (0xC2) SMB0DAT ; /* SMBUS 0 DATA */
-__sfr __at (0xC3) SMB0ADR ; /* SMBUS 0 SLAVE ADDRESS */
-__sfr __at (0xC4) ADC0GTL ; /* ADC 0 GREATER-THAN REGISTER - LOW BYTE */
-__sfr __at (0xC5) ADC0GTH ; /* ADC 0 GREATER-THAN REGISTER - HIGH BYTE */
-__sfr __at (0xC6) ADC0LTL ; /* ADC 0 LESS-THAN REGISTER - LOW BYTE */
-__sfr __at (0xC7) ADC0LTH ; /* ADC 0 LESS-THAN REGISTER - HIGH BYTE */
-__sfr __at (0xC8) T2CON ; /* TIMER 2 CONTROL */
-__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
-__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
-__sfr __at (0xCF) SMB0CR ; /* SMBUS 0 CLOCK RATE */
-__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
-__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
-__sfr __at (0xD2) DAC0L ; /* DAC 0 REGISTER - LOW BYTE */
-__sfr __at (0xD3) DAC0H ; /* DAC 0 REGISTER - HIGH BYTE */
-__sfr __at (0xD4) DAC0CN ; /* DAC 0 CONTROL */
-__sfr __at (0xD5) DAC1L ; /* DAC 1 REGISTER - LOW BYTE */
-__sfr __at (0xD6) DAC1H ; /* DAC 1 REGISTER - HIGH BYTE */
-__sfr __at (0xD7) DAC1CN ; /* DAC 1 CONTROL */
-__sfr __at (0xD8) PCA0CN ; /* PCA 0 COUNTER CONTROL */
-__sfr __at (0xD9) PCA0MD ; /* PCA 0 COUNTER MODE */
-__sfr __at (0xDA) PCA0CPM0 ; /* CONTROL REGISTER FOR PCA 0 MODULE 0 */
-__sfr __at (0xDB) PCA0CPM1 ; /* CONTROL REGISTER FOR PCA 0 MODULE 1 */
-__sfr __at (0xDC) PCA0CPM2 ; /* CONTROL REGISTER FOR PCA 0 MODULE 2 */
-__sfr __at (0xDD) PCA0CPM3 ; /* CONTROL REGISTER FOR PCA 0 MODULE 3 */
-__sfr __at (0xDE) PCA0CPM4 ; /* CONTROL REGISTER FOR PCA 0 MODULE 4 */
-__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
-__sfr __at (0xE1) XBR0 ; /* DIGITAL CROSSBAR CONFIGURATION REGISTER 0 */
-__sfr __at (0xE2) XBR1 ; /* DIGITAL CROSSBAR CONFIGURATION REGISTER 1 */
-__sfr __at (0xE3) XBR2 ; /* DIGITAL CROSSBAR CONFIGURATION REGISTER 2 */
-__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
-__sfr __at (0xE7) EIE2 ; /* EXTERNAL INTERRUPT ENABLE 2 */
-__sfr __at (0xE8) ADC0CN ; /* ADC 0 CONTROL */
-__sfr __at (0xE9) PCA0L ; /* PCA 0 TIMER - LOW BYTE */
-__sfr __at (0xEA) PCA0CPL0 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 0 - LOW BYTE */
-__sfr __at (0xEB) PCA0CPL1 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 1 - LOW BYTE */
-__sfr __at (0xEC) PCA0CPL2 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 2 - LOW BYTE */
-__sfr __at (0xED) PCA0CPL3 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 3 - LOW BYTE */
-__sfr __at (0xEE) PCA0CPL4 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 4 - LOW BYTE */
-__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
-__sfr __at (0xF0) B ; /* B REGISTER */
-__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
-__sfr __at (0xF7) EIP2 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 2 */
-__sfr __at (0xF8) SPI0CN ; /* SERIAL PERIPHERAL INTERFACE 0 CONTROL */
-__sfr __at (0xF9) PCA0H ; /* PCA 0 TIMER - HIGH BYTE */
-__sfr __at (0xFA) PCA0CPH0 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 0 - HIGH BYTE */
-__sfr __at (0xFB) PCA0CPH1 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 1 - HIGH BYTE */
-__sfr __at (0xFC) PCA0CPH2 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 2 - HIGH BYTE */
-__sfr __at (0xFD) PCA0CPH3 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 3 - HIGH BYTE */
-__sfr __at (0xFE) PCA0CPH4 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 4 - HIGH BYTE */
-__sfr __at (0xFF) WDTCN ; /* WATCHDOG TIMER CONTROL */
-
-
-/* WORD/DWORD Registers */
-
-__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
-__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
-__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
-__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
-__sfr16 __at (0x9594) TMR3 ; /* TIMER 3 COUNTER */
-__sfr16 __at (0x9392) TMR3RL ; /* TIMER 3 CAPTURE REGISTER WORD */
-__sfr16 __at (0xBFBE) ADC0 ; /* ADC 0 DATA WORD */
-__sfr16 __at (0xC5C4) ADC0GT ; /* ADC 0 GREATER-THAN REGISTER WORD */
-__sfr16 __at (0xC7C6) ADC0LT ; /* ADC 0 LESS-THAN REGISTER WORD */
-__sfr16 __at (0xD3D2) DAC0 ; /* DAC 0 REGISTER WORD */
-__sfr16 __at (0xD6D5) DAC1 ; /* DAC 1 REGISTER WORD */
-__sfr16 __at (0xF9E9) PCA0 ; /* PCA COUNTER */
-__sfr16 __at (0xFAEA) PCA0CP0 ; /* PCA CAPTURE 0 WORD */
-__sfr16 __at (0xFBEB) PCA0CP1 ; /* PCA CAPTURE 1 WORD */
-__sfr16 __at (0xFCEC) PCA0CP2 ; /* PCA CAPTURE 2 WORD */
-__sfr16 __at (0xFDED) PCA0CP3 ; /* PCA CAPTURE 3 WORD */
-__sfr16 __at (0xFEEE) PCA0CP4 ; /* PCA CAPTURE 4 WORD */
-
-
-/* BIT Registers */
-
-/* P0 0x80 */
-__sbit __at (0x87) P0_7 ;
-__sbit __at (0x86) P0_6 ;
-__sbit __at (0x85) P0_5 ;
-__sbit __at (0x84) P0_4 ;
-__sbit __at (0x83) P0_3 ;
-__sbit __at (0x82) P0_2 ;
-__sbit __at (0x81) P0_1 ;
-__sbit __at (0x80) P0_0 ;
-
-/* TCON 0x88 */
-__sbit __at (0x8F) TF1 ; /* TIMER 1 OVERFLOW FLAG */
-__sbit __at (0x8E) TR1 ; /* TIMER 1 ON/OFF CONTROL */
-__sbit __at (0x8D) TF0 ; /* TIMER 0 OVERFLOW FLAG */
-__sbit __at (0x8C) TR0 ; /* TIMER 0 ON/OFF CONTROL */
-__sbit __at (0x8B) IE1 ; /* EXT. INTERRUPT 1 EDGE FLAG */
-__sbit __at (0x8A) IT1 ; /* EXT. INTERRUPT 1 TYPE */
-__sbit __at (0x89) IE0 ; /* EXT. INTERRUPT 0 EDGE FLAG */
-__sbit __at (0x88) IT0 ; /* EXT. INTERRUPT 0 TYPE */
-
-/* P1 0x90 */
-__sbit __at (0x97) P1_7 ;
-__sbit __at (0x96) P1_6 ;
-__sbit __at (0x95) P1_5 ;
-__sbit __at (0x94) P1_4 ;
-__sbit __at (0x93) P1_3 ;
-__sbit __at (0x92) P1_2 ;
-__sbit __at (0x91) P1_1 ;
-__sbit __at (0x90) P1_0 ;
-
-/* SCON 0x98 */
-__sbit __at (0x9F) SM0 ; /* SERIAL MODE CONTROL BIT 0 */
-__sbit __at (0x9E) SM1 ; /* SERIAL MODE CONTROL BIT 1 */
-__sbit __at (0x9D) SM2 ; /* MULTIPROCESSOR COMMUNICATION ENABLE */
-__sbit __at (0x9C) REN ; /* RECEIVE ENABLE */
-__sbit __at (0x9B) TB8 ; /* TRANSMIT BIT 8 */
-__sbit __at (0x9A) RB8 ; /* RECEIVE BIT 8 */
-__sbit __at (0x99) TI ; /* TRANSMIT INTERRUPT FLAG */
-__sbit __at (0x98) RI ; /* RECEIVE INTERRUPT FLAG */
-
-/* P2 0xA0 */
-__sbit __at (0xA7) P2_7 ;
-__sbit __at (0xA6) P2_6 ;
-__sbit __at (0xA5) P2_5 ;
-__sbit __at (0xA4) P2_4 ;
-__sbit __at (0xA3) P2_3 ;
-__sbit __at (0xA2) P2_2 ;
-__sbit __at (0xA1) P2_1 ;
-__sbit __at (0xA0) P2_0 ;
-
-/* IE 0xA8 */
-__sbit __at (0xAF) EA ; /* GLOBAL INTERRUPT ENABLE */
-__sbit __at (0xAD) ET2 ; /* TIMER 2 INTERRUPT ENABLE */
-__sbit __at (0xAC) ES ; /* SERIAL PORT INTERRUPT ENABLE */
-__sbit __at (0xAB) ET1 ; /* TIMER 1 INTERRUPT ENABLE */
-__sbit __at (0xAA) EX1 ; /* EXTERNAL INTERRUPT 1 ENABLE */
-__sbit __at (0xA9) ET0 ; /* TIMER 0 INTERRUPT ENABLE */
-__sbit __at (0xA8) EX0 ; /* EXTERNAL INTERRUPT 0 ENABLE */
-
-/* P3 0xB0 */
-__sbit __at (0xB7) P3_7 ;
-__sbit __at (0xB6) P3_6 ;
-__sbit __at (0xB5) P3_5 ;
-__sbit __at (0xB4) P3_4 ;
-__sbit __at (0xB3) P3_3 ;
-__sbit __at (0xB2) P3_2 ;
-__sbit __at (0xB1) P3_1 ;
-__sbit __at (0xB0) P3_0 ;
-
-/* IP 0xB8 */
-__sbit __at (0xBD) PT2 ; /* TIMER 2 PRIORITY */
-__sbit __at (0xBC) PS ; /* SERIAL PORT PRIORITY */
-__sbit __at (0xBB) PT1 ; /* TIMER 1 PRIORITY */
-__sbit __at (0xBA) PX1 ; /* EXTERNAL INTERRUPT 1 PRIORITY */
-__sbit __at (0xB9) PT0 ; /* TIMER 0 PRIORITY */
-__sbit __at (0xB8) PX0 ; /* EXTERNAL INTERRUPT 0 PRIORITY */
-
-/* SMB0CN 0xC0 */
-__sbit __at (0xC7) BUSY ; /* SMBUS 0 BUSY */
-__sbit __at (0xC6) ENSMB ; /* SMBUS 0 ENABLE */
-__sbit __at (0xC5) STA ; /* SMBUS 0 START FLAG */
-__sbit __at (0xC4) STO ; /* SMBUS 0 STOP FLAG */
-__sbit __at (0xC3) SI ; /* SMBUS 0 INTERRUPT PENDING FLAG */
-__sbit __at (0xC2) AA ; /* SMBUS 0 ASSERT/ACKNOWLEDGE FLAG */
-__sbit __at (0xC1) SMBFTE ; /* SMBUS 0 FREE TIMER ENABLE */
-__sbit __at (0xC0) SMBTOE ; /* SMBUS 0 TIMEOUT ENABLE */
-
-/* T2CON 0xC8 */
-__sbit __at (0xCF) TF2 ; /* TIMER 2 OVERFLOW FLAG */
-__sbit __at (0xCE) EXF2 ; /* EXTERNAL FLAG */
-__sbit __at (0xCD) RCLK ; /* RECEIVE CLOCK FLAG */
-__sbit __at (0xCC) TCLK ; /* TRANSMIT CLOCK FLAG */
-__sbit __at (0xCB) EXEN2 ; /* TIMER 2 EXTERNAL ENABLE FLAG */
-__sbit __at (0xCA) TR2 ; /* TIMER 2 ON/OFF CONTROL */
-__sbit __at (0xC9) CT2 ; /* TIMER OR COUNTER SELECT */
-__sbit __at (0xC8) CPRL2 ; /* CAPTURE OR RELOAD SELECT */
-
-/* PSW 0xD0 */
-__sbit __at (0xD7) CY ; /* CARRY FLAG */
-__sbit __at (0xD6) AC ; /* AUXILIARY CARRY FLAG */
-__sbit __at (0xD5) F0 ; /* USER FLAG 0 */
-__sbit __at (0xD4) RS1 ; /* REGISTER BANK SELECT 1 */
-__sbit __at (0xD3) RS0 ; /* REGISTER BANK SELECT 0 */
-__sbit __at (0xD2) OV ; /* OVERFLOW FLAG */
-__sbit __at (0xD1) F1 ; /* USER FLAG 1 */
-__sbit __at (0xD0) P ; /* ACCUMULATOR PARITY FLAG */
-
-/* PCA0CN 0xD8H */
-__sbit __at (0xDF) CF ; /* PCA 0 COUNTER OVERFLOW FLAG */
-__sbit __at (0xDE) CR ; /* PCA 0 COUNTER RUN CONTROL BIT */
-__sbit __at (0xDC) CCF4 ; /* PCA 0 MODULE 4 INTERRUPT FLAG */
-__sbit __at (0xDB) CCF3 ; /* PCA 0 MODULE 3 INTERRUPT FLAG */
-__sbit __at (0xDA) CCF2 ; /* PCA 0 MODULE 2 INTERRUPT FLAG */
-__sbit __at (0xD9) CCF1 ; /* PCA 0 MODULE 1 INTERRUPT FLAG */
-__sbit __at (0xD8) CCF0 ; /* PCA 0 MODULE 0 INTERRUPT FLAG */
-
-/* ADC0CN 0xE8H */
-__sbit __at (0xEF) AD0EN ; /* ADC 0 ENABLE */
-__sbit __at (0xEE) AD0TM ; /* ADC 0 TRACK MODE */
-__sbit __at (0xED) AD0INT ; /* ADC 0 CONVERISION COMPLETE INTERRUPT FLAG */
-__sbit __at (0xEC) AD0BUSY ; /* ADC 0 BUSY FLAG */
-__sbit __at (0xEB) ADSTM1 ; /* ADC 0 START OF CONVERSION MODE BIT 1 */
-__sbit __at (0xEA) ADSTM0 ; /* ADC 0 START OF CONVERSION MODE BIT 0 */
-__sbit __at (0xE9) AD0WINT ; /* ADC 0 WINDOW COMPARE INTERRUPT FLAG */
-__sbit __at (0xE8) ADLJST ; /* ADC 0 RIGHT JUSTIFY DATA BIT */
-
-/* SPI0CN 0xF8H */
-__sbit __at (0xFF) SPIF ; /* SPI 0 INTERRUPT FLAG */
-__sbit __at (0xFE) WCOL ; /* SPI 0 WRITE COLLISION FLAG */
-__sbit __at (0xFD) MODF ; /* SPI 0 MODE FAULT FLAG */
-__sbit __at (0xFC) RXOVRN ; /* SPI 0 RX OVERRUN FLAG */
-__sbit __at (0xFB) TXBSY ; /* SPI 0 TX BUSY FLAG */
-__sbit __at (0xFA) SLVSEL ; /* SPI 0 SLAVE SELECT */
-__sbit __at (0xF9) MSTEN ; /* SPI 0 MASTER ENABLE */
-__sbit __at (0xF8) SPIEN ; /* SPI 0 SPI ENABLE */
-
-
-/* Predefined SFR Bit Masks */
-
-#define PCON_IDLE 0x01 /* PCON */
-#define PCON_STOP 0x02 /* PCON */
-#define TF3 0x80 /* TMR3CN */
-#define CPFIF 0x10 /* CPTnCN */
-#define CPRIF 0x20 /* CPTnCN */
-#define CPOUT 0x40 /* CPTnCN */
-#define ECCF 0x01 /* PCA0CPMn */
-#define PWM 0x02 /* PCA0CPMn */
-#define TOG 0x04 /* PCA0CPMn */
-#define MAT 0x08 /* PCA0CPMn */
-#define CAPN 0x10 /* PCA0CPMn */
-#define CAPP 0x20 /* PCA0CPMn */
-#define ECOM 0x40 /* PCA0CPMn */
-
-#endif
+++ /dev/null
-/*---------------------------------------------------------------------------
- Register Declarations for the Cygnal/SiLabs C8051F018-F019 Processor Range
-
- Copyright (C) 2004 - Maarten Brock, sourceforge.brock@dse.nl
-
- This library is free software; you can redistribute it and/or
- modify it under the terms of the GNU Lesser General Public
- License as published by the Free Software Foundation; either
- version 2.1 of the License, or (at your option) any later version.
-
- This library is distributed in the hope that it will be useful,
- but WITHOUT ANY WARRANTY; without even the implied warranty of
- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
- Lesser General Public License for more details.
-
- You should have received a copy of the GNU Lesser General Public
- License along with this library; if not, write to the Free Software
- Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
----------------------------------------------------------------------------*/
-
-#ifndef C8051F018_H
-#define C8051F018_H
-
-
-/* BYTE Registers */
-__sfr __at (0x80) P0 ; /* PORT 0 */
-__sfr __at (0x81) SP ; /* STACK POINTER */
-__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
-__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
-__sfr __at (0x87) PCON ; /* POWER CONTROL */
-__sfr __at (0x88) TCON ; /* TIMER CONTROL */
-__sfr __at (0x89) TMOD ; /* TIMER MODE */
-__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
-__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
-__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
-__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
-__sfr __at (0x8E) CKCON ; /* CLOCK CONTROL */
-__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W CONTROL */
-__sfr __at (0x90) P1 ; /* PORT 1 */
-__sfr __at (0x91) TMR3CN ; /* TIMER 3 CONTROL */
-__sfr __at (0x92) TMR3RLL ; /* TIMER 3 RELOAD REGISTER - LOW BYTE */
-__sfr __at (0x93) TMR3RLH ; /* TIMER 3 RELOAD REGISTER - HIGH BYTE */
-__sfr __at (0x94) TMR3L ; /* TIMER 3 - LOW BYTE */
-__sfr __at (0x95) TMR3H ; /* TIMER 3 - HIGH BYTE */
-__sfr __at (0x98) SCON ; /* SERIAL PORT CONTROL */
-__sfr __at (0x99) SBUF ; /* SERIAL PORT BUFFER */
-__sfr __at (0x9A) SPI0CFG ; /* SERIAL PERIPHERAL INTERFACE 0 CONFIGURATION */
-__sfr __at (0x9B) SPI0DAT ; /* SERIAL PERIPHERAL INTERFACE 0 DATA */
-__sfr __at (0x9D) SPI0CKR ; /* SERIAL PERIPHERAL INTERFACE 0 CLOCK RATE CONTROL */
-__sfr __at (0x9E) CPT0CN ; /* COMPARATOR 0 CONTROL */
-__sfr __at (0x9F) CPT1CN ; /* COMPARATOR 1 CONTROL */
-__sfr __at (0xA0) P2 ; /* PORT 2 */
-__sfr __at (0xA4) PRT0CF ; /* PORT 0 CONFIGURATION */
-__sfr __at (0xA5) PRT1CF ; /* PORT 1 CONFIGURATION */
-__sfr __at (0xA6) PRT2CF ; /* PORT 2 CONFIGURATION */
-__sfr __at (0xA7) PRT3CF ; /* PORT 3 CONFIGURATION */
-__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
-__sfr __at (0xAD) PRT1IF ; /* PORT 1 EXTERNAL INTERRUPT FLAGS */
-__sfr __at (0xAF) EMI0CN ; /* EXTERNAL MEMORY INTERFACE CONTROL */
-__sfr __at (0xAF) _XPAGE ; /* XDATA/PDATA PAGE */
-__sfr __at (0xB0) P3 ; /* PORT 3 */
-__sfr __at (0xB1) OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
-__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
-__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
-__sfr __at (0xB7) FLACL ; /* FLASH ACESS LIMIT */
-__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
-__sfr __at (0xBA) AMX0CF ; /* ADC 0 MUX CONFIGURATION */
-__sfr __at (0xBB) AMX0SL ; /* ADC 0 MUX CHANNEL SELECTION */
-__sfr __at (0xBC) ADC0CF ; /* ADC 0 CONFIGURATION */
-__sfr __at (0xBE) ADC0L ; /* ADC 0 DATA - LOW BYTE */
-__sfr __at (0xBF) ADC0H ; /* ADC 0 DATA - HIGH BYTE */
-__sfr __at (0xC0) SMB0CN ; /* SMBUS 0 CONTROL */
-__sfr __at (0xC1) SMB0STA ; /* SMBUS 0 STATUS */
-__sfr __at (0xC2) SMB0DAT ; /* SMBUS 0 DATA */
-__sfr __at (0xC3) SMB0ADR ; /* SMBUS 0 SLAVE ADDRESS */
-__sfr __at (0xC4) ADC0GTL ; /* ADC 0 GREATER-THAN REGISTER - LOW BYTE */
-__sfr __at (0xC5) ADC0GTH ; /* ADC 0 GREATER-THAN REGISTER - HIGH BYTE */
-__sfr __at (0xC6) ADC0LTL ; /* ADC 0 LESS-THAN REGISTER - LOW BYTE */
-__sfr __at (0xC7) ADC0LTH ; /* ADC 0 LESS-THAN REGISTER - HIGH BYTE */
-__sfr __at (0xC8) T2CON ; /* TIMER 2 CONTROL */
-__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
-__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
-__sfr __at (0xCF) SMB0CR ; /* SMBUS 0 CLOCK RATE */
-__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
-__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
-__sfr __at (0xD8) PCA0CN ; /* PCA 0 COUNTER CONTROL */
-__sfr __at (0xD9) PCA0MD ; /* PCA 0 COUNTER MODE */
-__sfr __at (0xDA) PCA0CPM0 ; /* CONTROL REGISTER FOR PCA 0 MODULE 0 */
-__sfr __at (0xDB) PCA0CPM1 ; /* CONTROL REGISTER FOR PCA 0 MODULE 1 */
-__sfr __at (0xDC) PCA0CPM2 ; /* CONTROL REGISTER FOR PCA 0 MODULE 2 */
-__sfr __at (0xDD) PCA0CPM3 ; /* CONTROL REGISTER FOR PCA 0 MODULE 3 */
-__sfr __at (0xDE) PCA0CPM4 ; /* CONTROL REGISTER FOR PCA 0 MODULE 4 */
-__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
-__sfr __at (0xE1) XBR0 ; /* DIGITAL CROSSBAR CONFIGURATION REGISTER 0 */
-__sfr __at (0xE2) XBR1 ; /* DIGITAL CROSSBAR CONFIGURATION REGISTER 1 */
-__sfr __at (0xE3) XBR2 ; /* DIGITAL CROSSBAR CONFIGURATION REGISTER 2 */
-__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
-__sfr __at (0xE7) EIE2 ; /* EXTERNAL INTERRUPT ENABLE 2 */
-__sfr __at (0xE8) ADC0CN ; /* ADC 0 CONTROL */
-__sfr __at (0xE9) PCA0L ; /* PCA 0 TIMER - LOW BYTE */
-__sfr __at (0xEA) PCA0CPL0 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 0 - LOW BYTE */
-__sfr __at (0xEB) PCA0CPL1 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 1 - LOW BYTE */
-__sfr __at (0xEC) PCA0CPL2 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 2 - LOW BYTE */
-__sfr __at (0xED) PCA0CPL3 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 3 - LOW BYTE */
-__sfr __at (0xEE) PCA0CPL4 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 4 - LOW BYTE */
-__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
-__sfr __at (0xF0) B ; /* B REGISTER */
-__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
-__sfr __at (0xF7) EIP2 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 2 */
-__sfr __at (0xF8) SPI0CN ; /* SERIAL PERIPHERAL INTERFACE 0 CONTROL */
-__sfr __at (0xF9) PCA0H ; /* PCA 0 TIMER - HIGH BYTE */
-__sfr __at (0xFA) PCA0CPH0 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 0 - HIGH BYTE */
-__sfr __at (0xFB) PCA0CPH1 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 1 - HIGH BYTE */
-__sfr __at (0xFC) PCA0CPH2 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 2 - HIGH BYTE */
-__sfr __at (0xFD) PCA0CPH3 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 3 - HIGH BYTE */
-__sfr __at (0xFE) PCA0CPH4 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 4 - HIGH BYTE */
-__sfr __at (0xFF) WDTCN ; /* WATCHDOG TIMER CONTROL */
-
-
-/* WORD/DWORD Registers */
-
-__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
-__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
-__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
-__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
-__sfr16 __at (0x9594) TMR3 ; /* TIMER 3 COUNTER */
-__sfr16 __at (0x9392) TMR3RL ; /* TIMER 3 CAPTURE REGISTER WORD */
-__sfr16 __at (0xBFBE) ADC0 ; /* ADC 0 DATA WORD */
-__sfr16 __at (0xC5C4) ADC0GT ; /* ADC 0 GREATER-THAN REGISTER WORD */
-__sfr16 __at (0xC7C6) ADC0LT ; /* ADC 0 LESS-THAN REGISTER WORD */
-__sfr16 __at (0xF9E9) PCA0 ; /* PCA COUNTER */
-__sfr16 __at (0xFAEA) PCA0CP0 ; /* PCA CAPTURE 0 WORD */
-__sfr16 __at (0xFBEB) PCA0CP1 ; /* PCA CAPTURE 1 WORD */
-__sfr16 __at (0xFCEC) PCA0CP2 ; /* PCA CAPTURE 2 WORD */
-__sfr16 __at (0xFDED) PCA0CP3 ; /* PCA CAPTURE 3 WORD */
-__sfr16 __at (0xFEEE) PCA0CP4 ; /* PCA CAPTURE 4 WORD */
-
-
-/* BIT Registers */
-
-/* P0 0x80 */
-__sbit __at (0x87) P0_7 ;
-__sbit __at (0x86) P0_6 ;
-__sbit __at (0x85) P0_5 ;
-__sbit __at (0x84) P0_4 ;
-__sbit __at (0x83) P0_3 ;
-__sbit __at (0x82) P0_2 ;
-__sbit __at (0x81) P0_1 ;
-__sbit __at (0x80) P0_0 ;
-
-/* TCON 0x88 */
-__sbit __at (0x8F) TF1 ; /* TIMER 1 OVERFLOW FLAG */
-__sbit __at (0x8E) TR1 ; /* TIMER 1 ON/OFF CONTROL */
-__sbit __at (0x8D) TF0 ; /* TIMER 0 OVERFLOW FLAG */
-__sbit __at (0x8C) TR0 ; /* TIMER 0 ON/OFF CONTROL */
-__sbit __at (0x8B) IE1 ; /* EXT. INTERRUPT 1 EDGE FLAG */
-__sbit __at (0x8A) IT1 ; /* EXT. INTERRUPT 1 TYPE */
-__sbit __at (0x89) IE0 ; /* EXT. INTERRUPT 0 EDGE FLAG */
-__sbit __at (0x88) IT0 ; /* EXT. INTERRUPT 0 TYPE */
-
-/* P1 0x90 */
-__sbit __at (0x97) P1_7 ;
-__sbit __at (0x96) P1_6 ;
-__sbit __at (0x95) P1_5 ;
-__sbit __at (0x94) P1_4 ;
-__sbit __at (0x93) P1_3 ;
-__sbit __at (0x92) P1_2 ;
-__sbit __at (0x91) P1_1 ;
-__sbit __at (0x90) P1_0 ;
-
-/* SCON 0x98 */
-__sbit __at (0x9F) SM0 ; /* SERIAL MODE CONTROL BIT 0 */
-__sbit __at (0x9E) SM1 ; /* SERIAL MODE CONTROL BIT 1 */
-__sbit __at (0x9D) SM2 ; /* MULTIPROCESSOR COMMUNICATION ENABLE */
-__sbit __at (0x9C) REN ; /* RECEIVE ENABLE */
-__sbit __at (0x9B) TB8 ; /* TRANSMIT BIT 8 */
-__sbit __at (0x9A) RB8 ; /* RECEIVE BIT 8 */
-__sbit __at (0x99) TI ; /* TRANSMIT INTERRUPT FLAG */
-__sbit __at (0x98) RI ; /* RECEIVE INTERRUPT FLAG */
-
-/* P2 0xA0 */
-__sbit __at (0xA7) P2_7 ;
-__sbit __at (0xA6) P2_6 ;
-__sbit __at (0xA5) P2_5 ;
-__sbit __at (0xA4) P2_4 ;
-__sbit __at (0xA3) P2_3 ;
-__sbit __at (0xA2) P2_2 ;
-__sbit __at (0xA1) P2_1 ;
-__sbit __at (0xA0) P2_0 ;
-
-/* IE 0xA8 */
-__sbit __at (0xAF) EA ; /* GLOBAL INTERRUPT ENABLE */
-__sbit __at (0xAD) ET2 ; /* TIMER 2 INTERRUPT ENABLE */
-__sbit __at (0xAC) ES ; /* SERIAL PORT INTERRUPT ENABLE */
-__sbit __at (0xAB) ET1 ; /* TIMER 1 INTERRUPT ENABLE */
-__sbit __at (0xAA) EX1 ; /* EXTERNAL INTERRUPT 1 ENABLE */
-__sbit __at (0xA9) ET0 ; /* TIMER 0 INTERRUPT ENABLE */
-__sbit __at (0xA8) EX0 ; /* EXTERNAL INTERRUPT 0 ENABLE */
-
-/* P3 0xB0 */
-__sbit __at (0xB7) P3_7 ;
-__sbit __at (0xB6) P3_6 ;
-__sbit __at (0xB5) P3_5 ;
-__sbit __at (0xB4) P3_4 ;
-__sbit __at (0xB3) P3_3 ;
-__sbit __at (0xB2) P3_2 ;
-__sbit __at (0xB1) P3_1 ;
-__sbit __at (0xB0) P3_0 ;
-
-/* IP 0xB8 */
-__sbit __at (0xBD) PT2 ; /* TIMER 2 PRIORITY */
-__sbit __at (0xBC) PS ; /* SERIAL PORT PRIORITY */
-__sbit __at (0xBB) PT1 ; /* TIMER 1 PRIORITY */
-__sbit __at (0xBA) PX1 ; /* EXTERNAL INTERRUPT 1 PRIORITY */
-__sbit __at (0xB9) PT0 ; /* TIMER 0 PRIORITY */
-__sbit __at (0xB8) PX0 ; /* EXTERNAL INTERRUPT 0 PRIORITY */
-
-/* SMB0CN 0xC0 */
-__sbit __at (0xC7) BUSY ; /* SMBUS 0 BUSY */
-__sbit __at (0xC6) ENSMB ; /* SMBUS 0 ENABLE */
-__sbit __at (0xC5) STA ; /* SMBUS 0 START FLAG */
-__sbit __at (0xC4) STO ; /* SMBUS 0 STOP FLAG */
-__sbit __at (0xC3) SI ; /* SMBUS 0 INTERRUPT PENDING FLAG */
-__sbit __at (0xC2) AA ; /* SMBUS 0 ASSERT/ACKNOWLEDGE FLAG */
-__sbit __at (0xC1) SMBFTE ; /* SMBUS 0 FREE TIMER ENABLE */
-__sbit __at (0xC0) SMBTOE ; /* SMBUS 0 TIMEOUT ENABLE */
-
-/* T2CON 0xC8 */
-__sbit __at (0xCF) TF2 ; /* TIMER 2 OVERFLOW FLAG */
-__sbit __at (0xCE) EXF2 ; /* EXTERNAL FLAG */
-__sbit __at (0xCD) RCLK ; /* RECEIVE CLOCK FLAG */
-__sbit __at (0xCC) TCLK ; /* TRANSMIT CLOCK FLAG */
-__sbit __at (0xCB) EXEN2 ; /* TIMER 2 EXTERNAL ENABLE FLAG */
-__sbit __at (0xCA) TR2 ; /* TIMER 2 ON/OFF CONTROL */
-__sbit __at (0xC9) CT2 ; /* TIMER OR COUNTER SELECT */
-__sbit __at (0xC8) CPRL2 ; /* CAPTURE OR RELOAD SELECT */
-
-/* PSW 0xD0 */
-__sbit __at (0xD7) CY ; /* CARRY FLAG */
-__sbit __at (0xD6) AC ; /* AUXILIARY CARRY FLAG */
-__sbit __at (0xD5) F0 ; /* USER FLAG 0 */
-__sbit __at (0xD4) RS1 ; /* REGISTER BANK SELECT 1 */
-__sbit __at (0xD3) RS0 ; /* REGISTER BANK SELECT 0 */
-__sbit __at (0xD2) OV ; /* OVERFLOW FLAG */
-__sbit __at (0xD1) F1 ; /* USER FLAG 1 */
-__sbit __at (0xD0) P ; /* ACCUMULATOR PARITY FLAG */
-
-/* PCA0CN 0xD8H */
-__sbit __at (0xDF) CF ; /* PCA 0 COUNTER OVERFLOW FLAG */
-__sbit __at (0xDE) CR ; /* PCA 0 COUNTER RUN CONTROL BIT */
-__sbit __at (0xDC) CCF4 ; /* PCA 0 MODULE 4 INTERRUPT FLAG */
-__sbit __at (0xDB) CCF3 ; /* PCA 0 MODULE 3 INTERRUPT FLAG */
-__sbit __at (0xDA) CCF2 ; /* PCA 0 MODULE 2 INTERRUPT FLAG */
-__sbit __at (0xD9) CCF1 ; /* PCA 0 MODULE 1 INTERRUPT FLAG */
-__sbit __at (0xD8) CCF0 ; /* PCA 0 MODULE 0 INTERRUPT FLAG */
-
-/* ADC0CN 0xE8H */
-__sbit __at (0xEF) AD0EN ; /* ADC 0 ENABLE */
-__sbit __at (0xEE) AD0TM ; /* ADC 0 TRACK MODE */
-__sbit __at (0xED) AD0INT ; /* ADC 0 CONVERISION COMPLETE INTERRUPT FLAG */
-__sbit __at (0xEC) AD0BUSY ; /* ADC 0 BUSY FLAG */
-__sbit __at (0xEB) ADSTM1 ; /* ADC 0 START OF CONVERSION MODE BIT 1 */
-__sbit __at (0xEA) ADSTM0 ; /* ADC 0 START OF CONVERSION MODE BIT 0 */
-__sbit __at (0xE9) AD0WINT ; /* ADC 0 WINDOW COMPARE INTERRUPT FLAG */
-__sbit __at (0xE8) ADLJST ; /* ADC 0 RIGHT JUSTIFY DATA BIT */
-
-/* SPI0CN 0xF8H */
-__sbit __at (0xFF) SPIF ; /* SPI 0 INTERRUPT FLAG */
-__sbit __at (0xFE) WCOL ; /* SPI 0 WRITE COLLISION FLAG */
-__sbit __at (0xFD) MODF ; /* SPI 0 MODE FAULT FLAG */
-__sbit __at (0xFC) RXOVRN ; /* SPI 0 RX OVERRUN FLAG */
-__sbit __at (0xFB) TXBSY ; /* SPI 0 TX BUSY FLAG */
-__sbit __at (0xFA) SLVSEL ; /* SPI 0 SLAVE SELECT */
-__sbit __at (0xF9) MSTEN ; /* SPI 0 MASTER ENABLE */
-__sbit __at (0xF8) SPIEN ; /* SPI 0 SPI ENABLE */
-
-
-/* Predefined SFR Bit Masks */
-
-#define PCON_IDLE 0x01 /* PCON */
-#define PCON_STOP 0x02 /* PCON */
-#define TF3 0x80 /* TMR3CN */
-#define CPFIF 0x10 /* CPTnCN */
-#define CPRIF 0x20 /* CPTnCN */
-#define CPOUT 0x40 /* CPTnCN */
-#define ECCF 0x01 /* PCA0CPMn */
-#define PWM 0x02 /* PCA0CPMn */
-#define TOG 0x04 /* PCA0CPMn */
-#define MAT 0x08 /* PCA0CPMn */
-#define CAPN 0x10 /* PCA0CPMn */
-#define CAPP 0x20 /* PCA0CPMn */
-#define ECOM 0x40 /* PCA0CPMn */
-
-#endif
+++ /dev/null
-/*-------------------------------------------------------------------------
- Register Declarations for the Cygnal/SiLabs C8051F02x Processor Range
-
- Copyright (C) 2004 - Maarten Brock, sourceforge.brock@dse.nl
-
- This library is free software; you can redistribute it and/or
- modify it under the terms of the GNU Lesser General Public
- License as published by the Free Software Foundation; either
- version 2.1 of the License, or (at your option) any later version.
-
- This library is distributed in the hope that it will be useful,
- but WITHOUT ANY WARRANTY; without even the implied warranty of
- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
- Lesser General Public License for more details.
-
- You should have received a copy of the GNU Lesser General Public
- License along with this library; if not, write to the Free Software
- Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
--------------------------------------------------------------------------*/
-
-#ifndef C8051F020_H
-#define C8051F020_H
-
-
-/* BYTE Registers */
-__sfr __at (0x80) P0 ; /* PORT 0 */
-__sfr __at (0x81) SP ; /* STACK POINTER */
-__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
-__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
-__sfr __at (0x84) P4 ; /* PORT 4 */
-__sfr __at (0x85) P5 ; /* PORT 5 */
-__sfr __at (0x86) P6 ; /* PORT 6 */
-__sfr __at (0x87) PCON ; /* POWER CONTROL */
-__sfr __at (0x88) TCON ; /* TIMER CONTROL */
-__sfr __at (0x89) TMOD ; /* TIMER MODE */
-__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
-__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
-__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
-__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
-__sfr __at (0x8E) CKCON ; /* CLOCK CONTROL */
-__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W CONTROL */
-__sfr __at (0x90) P1 ; /* PORT 1 */
-__sfr __at (0x91) TMR3CN ; /* TIMER 3 CONTROL */
-__sfr __at (0x92) TMR3RLL ; /* TIMER 3 RELOAD REGISTER - LOW BYTE */
-__sfr __at (0x93) TMR3RLH ; /* TIMER 3 RELOAD REGISTER - HIGH BYTE */
-__sfr __at (0x94) TMR3L ; /* TIMER 3 - LOW BYTE */
-__sfr __at (0x95) TMR3H ; /* TIMER 3 - HIGH BYTE */
-__sfr __at (0x96) P7 ; /* PORT 7 */
-__sfr __at (0x98) SCON ; /* UART0 CONTROL */
-__sfr __at (0x98) SCON0 ; /* UART0 CONTROL */
-__sfr __at (0x99) SBUF ; /* UART0 BUFFER */
-__sfr __at (0x99) SBUF0 ; /* UART0 BUFFER */
-__sfr __at (0x9A) SPI0CFG ; /* SERIAL PERIPHERAL INTERFACE 0 CONFIGURATION */
-__sfr __at (0x9B) SPI0DAT ; /* SERIAL PERIPHERAL INTERFACE 0 DATA */
-__sfr __at (0x9C) ADC1 ; /* ADC 1 DATA */
-__sfr __at (0x9D) SPI0CKR ; /* SERIAL PERIPHERAL INTERFACE 0 CLOCK RATE CONTROL */
-__sfr __at (0x9E) CPT0CN ; /* COMPARATOR 0 CONTROL */
-__sfr __at (0x9F) CPT1CN ; /* COMPARATOR 1 CONTROL */
-__sfr __at (0xA0) P2 ; /* PORT 2 */
-__sfr __at (0xA1) EMI0TC ; /* External Memory Timing Control */
-__sfr __at (0xA3) EMI0CF ; /* EMIF CONFIGURATION */
-__sfr __at (0xA4) PRT0CF ; /* PORT 0 CONFIGURATION */
-__sfr __at (0xA4) P0MDOUT ; /* PORT 0 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA5) PRT1CF ; /* PORT 1 CONFIGURATION */
-__sfr __at (0xA5) P1MDOUT ; /* PORT 1 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA6) PRT2CF ; /* PORT 2 CONFIGURATION */
-__sfr __at (0xA6) P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA7) PRT3CF ; /* PORT 3 CONFIGURATION */
-__sfr __at (0xA7) P3MDOUT ; /* PORT 3 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
-__sfr __at (0xA9) SADDR0 ; /* UART0 Slave Address */
-__sfr __at (0xAA) ADC1CN ; /* ADC 1 CONTROL */
-__sfr __at (0xAB) ADC1CF ; /* ADC 1 CONFIGURATION */
-__sfr __at (0xAC) AMX1SL ; /* ADC 1 MUX CHANNEL SELECTION */
-__sfr __at (0xAD) P3IF ; /* PORT 3 EXTERNAL INTERRUPT FLAGS */
-__sfr __at (0xAE) SADEN1 ; /* UART1 Slave Address Enable */
-__sfr __at (0xAF) EMI0CN ; /* EXTERNAL MEMORY INTERFACE CONTROL */
-__sfr __at (0xAF) _XPAGE ; /* XDATA/PDATA PAGE */
-__sfr __at (0xB0) P3 ; /* PORT 3 */
-__sfr __at (0xB1) OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
-__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
-__sfr __at (0xB5) P74OUT ; /* PORT 4 THROUGH 7 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
-__sfr __at (0xB7) FLACL ; /* FLASH ACESS LIMIT */
-__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
-__sfr __at (0xB9) SADEN0 ; /* UART0 Slave Address Enable */
-__sfr __at (0xBA) AMX0CF ; /* ADC 0 MUX CONFIGURATION */
-__sfr __at (0xBB) AMX0SL ; /* ADC 0 MUX CHANNEL SELECTION */
-__sfr __at (0xBC) ADC0CF ; /* ADC 0 CONFIGURATION */
-__sfr __at (0xBD) P1MDIN ; /* PORT 1 Input Mode */
-__sfr __at (0xBE) ADC0L ; /* ADC 0 DATA - LOW BYTE */
-__sfr __at (0xBF) ADC0H ; /* ADC 0 DATA - HIGH BYTE */
-__sfr __at (0xC0) SMB0CN ; /* SMBUS 0 CONTROL */
-__sfr __at (0xC1) SMB0STA ; /* SMBUS 0 STATUS */
-__sfr __at (0xC2) SMB0DAT ; /* SMBUS 0 DATA */
-__sfr __at (0xC3) SMB0ADR ; /* SMBUS 0 SLAVE ADDRESS */
-__sfr __at (0xC4) ADC0GTL ; /* ADC 0 GREATER-THAN REGISTER - LOW BYTE */
-__sfr __at (0xC5) ADC0GTH ; /* ADC 0 GREATER-THAN REGISTER - HIGH BYTE */
-__sfr __at (0xC6) ADC0LTL ; /* ADC 0 LESS-THAN REGISTER - LOW BYTE */
-__sfr __at (0xC7) ADC0LTH ; /* ADC 0 LESS-THAN REGISTER - HIGH BYTE */
-__sfr __at (0xC8) T2CON ; /* TIMER 2 CONTROL */
-__sfr __at (0xC9) T4CON ; /* TIMER 4 CONTROL */
-__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
-__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
-__sfr __at (0xCF) SMB0CR ; /* SMBUS 0 CLOCK RATE */
-__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
-__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
-__sfr __at (0xD2) DAC0L ; /* DAC 0 REGISTER - LOW BYTE */
-__sfr __at (0xD3) DAC0H ; /* DAC 0 REGISTER - HIGH BYTE */
-__sfr __at (0xD4) DAC0CN ; /* DAC 0 CONTROL */
-__sfr __at (0xD5) DAC1L ; /* DAC 1 REGISTER - LOW BYTE */
-__sfr __at (0xD6) DAC1H ; /* DAC 1 REGISTER - HIGH BYTE */
-__sfr __at (0xD7) DAC1CN ; /* DAC 1 CONTROL */
-__sfr __at (0xD8) PCA0CN ; /* PCA 0 COUNTER CONTROL */
-__sfr __at (0xD9) PCA0MD ; /* PCA 0 COUNTER MODE */
-__sfr __at (0xDA) PCA0CPM0 ; /* CONTROL REGISTER FOR PCA 0 MODULE 0 */
-__sfr __at (0xDB) PCA0CPM1 ; /* CONTROL REGISTER FOR PCA 0 MODULE 1 */
-__sfr __at (0xDC) PCA0CPM2 ; /* CONTROL REGISTER FOR PCA 0 MODULE 2 */
-__sfr __at (0xDD) PCA0CPM3 ; /* CONTROL REGISTER FOR PCA 0 MODULE 3 */
-__sfr __at (0xDE) PCA0CPM4 ; /* CONTROL REGISTER FOR PCA 0 MODULE 4 */
-__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
-__sfr __at (0xE1) XBR0 ; /* DIGITAL CROSSBAR CONFIGURATION REGISTER 0 */
-__sfr __at (0xE2) XBR1 ; /* DIGITAL CROSSBAR CONFIGURATION REGISTER 1 */
-__sfr __at (0xE3) XBR2 ; /* DIGITAL CROSSBAR CONFIGURATION REGISTER 2 */
-__sfr __at (0xE4) RCAP4L ; /* TIMER 4 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0xE5) RCAP4H ; /* TIMER 4 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
-__sfr __at (0xE7) EIE2 ; /* EXTERNAL INTERRUPT ENABLE 2 */
-__sfr __at (0xE8) ADC0CN ; /* ADC 0 CONTROL */
-__sfr __at (0xE9) PCA0L ; /* PCA 0 TIMER - LOW BYTE */
-__sfr __at (0xEA) PCA0CPL0 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 0 - LOW BYTE */
-__sfr __at (0xEB) PCA0CPL1 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 1 - LOW BYTE */
-__sfr __at (0xEC) PCA0CPL2 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 2 - LOW BYTE */
-__sfr __at (0xED) PCA0CPL3 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 3 - LOW BYTE */
-__sfr __at (0xEE) PCA0CPL4 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 4 - LOW BYTE */
-__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
-__sfr __at (0xF0) B ; /* B REGISTER */
-__sfr __at (0xF1) SCON1 ; /* UART1 CONTROL */
-__sfr __at (0xF2) SBUF1 ; /* UART1 DATA */
-__sfr __at (0xF3) SADDR1 ; /* UART1 Slave Address */
-__sfr __at (0xF4) TL4 ; /* TIMER 4 DATA - LOW BYTE */
-__sfr __at (0xF5) TH4 ; /* TIMER 4 DATA - HIGH BYTE */
-__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
-__sfr __at (0xF7) EIP2 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 2 */
-__sfr __at (0xF8) SPI0CN ; /* SERIAL PERIPHERAL INTERFACE 0 CONTROL */
-__sfr __at (0xF9) PCA0H ; /* PCA 0 TIMER - HIGH BYTE */
-__sfr __at (0xFA) PCA0CPH0 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 0 - HIGH BYTE */
-__sfr __at (0xFB) PCA0CPH1 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 1 - HIGH BYTE */
-__sfr __at (0xFC) PCA0CPH2 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 2 - HIGH BYTE */
-__sfr __at (0xFD) PCA0CPH3 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 3 - HIGH BYTE */
-__sfr __at (0xFE) PCA0CPH4 ; /* CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 4 - HIGH BYTE */
-__sfr __at (0xFF) WDTCN ; /* WATCHDOG TIMER CONTROL */
-
-
-/* WORD/DWORD Registers */
-
-__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
-__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
-__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
-__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
-__sfr16 __at (0x9594) TMR3 ; /* TIMER 3 COUNTER */
-__sfr16 __at (0x9392) TMR3RL ; /* TIMER 3 CAPTURE REGISTER WORD */
-__sfr16 __at (0xF5F4) TMR4 ; /* TIMER 4 COUNTER */
-__sfr16 __at (0xE5E4) RCAP4 ; /* TIMER 4 CAPTURE REGISTER WORD */
-__sfr16 __at (0xBFBE) ADC0 ; /* ADC 0 DATA WORD */
-__sfr16 __at (0xC5C4) ADC0GT ; /* ADC 0 GREATER-THAN REGISTER WORD */
-__sfr16 __at (0xC7C6) ADC0LT ; /* ADC 0 LESS-THAN REGISTER WORD */
-__sfr16 __at (0xD3D2) DAC0 ; /* DAC 0 REGISTER WORD */
-__sfr16 __at (0xD6D5) DAC1 ; /* DAC 1 REGISTER WORD */
-__sfr16 __at (0xF9E9) PCA0 ; /* PCA COUNTER */
-__sfr16 __at (0xFAEA) PCA0CP0 ; /* PCA CAPTURE 0 WORD */
-__sfr16 __at (0xFBEB) PCA0CP1 ; /* PCA CAPTURE 1 WORD */
-__sfr16 __at (0xFCEC) PCA0CP2 ; /* PCA CAPTURE 2 WORD */
-__sfr16 __at (0xFDED) PCA0CP3 ; /* PCA CAPTURE 3 WORD */
-__sfr16 __at (0xFEEE) PCA0CP4 ; /* PCA CAPTURE 4 WORD */
-
-
-/* BIT Registers */
-
-/* P0 0x80 */
-__sbit __at (0x80) P0_0 ;
-__sbit __at (0x81) P0_1 ;
-__sbit __at (0x82) P0_2 ;
-__sbit __at (0x83) P0_3 ;
-__sbit __at (0x84) P0_4 ;
-__sbit __at (0x85) P0_5 ;
-__sbit __at (0x86) P0_6 ;
-__sbit __at (0x87) P0_7 ;
-
-/* TCON 0x88 */
-__sbit __at (0x88) IT0 ; /* EXT. INTERRUPT 0 TYPE */
-__sbit __at (0x89) IE0 ; /* EXT. INTERRUPT 0 EDGE FLAG */
-__sbit __at (0x8A) IT1 ; /* EXT. INTERRUPT 1 TYPE */
-__sbit __at (0x8B) IE1 ; /* EXT. INTERRUPT 1 EDGE FLAG */
-__sbit __at (0x8C) TR0 ; /* TIMER 0 ON/OFF CONTROL */
-__sbit __at (0x8D) TF0 ; /* TIMER 0 OVERFLOW FLAG */
-__sbit __at (0x8E) TR1 ; /* TIMER 1 ON/OFF CONTROL */
-__sbit __at (0x8F) TF1 ; /* TIMER 1 OVERFLOW FLAG */
-
-/* P1 0x90 */
-__sbit __at (0x90) P1_0 ;
-__sbit __at (0x91) P1_1 ;
-__sbit __at (0x92) P1_2 ;
-__sbit __at (0x93) P1_3 ;
-__sbit __at (0x94) P1_4 ;
-__sbit __at (0x95) P1_5 ;
-__sbit __at (0x96) P1_6 ;
-__sbit __at (0x97) P1_7 ;
-
-/* SCON 0x98 */
-__sbit __at (0x98) RI ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
-__sbit __at (0x98) RI0 ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
-__sbit __at (0x99) TI ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
-__sbit __at (0x99) TI0 ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
-__sbit __at (0x9A) RB8 ; /* SCON.2 - RECEIVE BIT 8 */
-__sbit __at (0x9A) RB80 ; /* SCON.2 - RECEIVE BIT 8 */
-__sbit __at (0x9B) TB8 ; /* SCON.3 - TRANSMIT BIT 8 */
-__sbit __at (0x9B) TB80 ; /* SCON.3 - TRANSMIT BIT 8 */
-__sbit __at (0x9C) REN ; /* SCON.4 - RECEIVE ENABLE */
-__sbit __at (0x9C) REN0 ; /* SCON.4 - RECEIVE ENABLE */
-__sbit __at (0x9D) SM2 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
-__sbit __at (0x9D) SM20 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
-__sbit __at (0x9D) MCE0 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
-__sbit __at (0x9E) SM1 ; /* SCON.6 - SERIAL MODE CONTROL BIT 1 */
-__sbit __at (0x9E) SM10 ; /* SCON.6 - SERIAL MODE CONTROL BIT 1 */
-__sbit __at (0x9F) SM0 ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
-__sbit __at (0x9F) SM00 ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
-__sbit __at (0x9F) S0MODE ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
-
-/* P2 0xA0 */
-__sbit __at (0xA0) P2_0 ;
-__sbit __at (0xA1) P2_1 ;
-__sbit __at (0xA2) P2_2 ;
-__sbit __at (0xA3) P2_3 ;
-__sbit __at (0xA4) P2_4 ;
-__sbit __at (0xA5) P2_5 ;
-__sbit __at (0xA6) P2_6 ;
-__sbit __at (0xA7) P2_7 ;
-
-/* IE 0xA8 */
-__sbit __at (0xA8) EX0 ; /* EXTERNAL INTERRUPT 0 ENABLE */
-__sbit __at (0xA9) ET0 ; /* TIMER 0 INTERRUPT ENABLE */
-__sbit __at (0xAA) EX1 ; /* EXTERNAL INTERRUPT 1 ENABLE */
-__sbit __at (0xAB) ET1 ; /* TIMER 1 INTERRUPT ENABLE */
-__sbit __at (0xAC) ES0 ; /* SERIAL PORT 0 INTERRUPT ENABLE */
-__sbit __at (0xAC) ES ; /* SERIAL PORT 0 INTERRUPT ENABLE */
-__sbit __at (0xAD) ET2 ; /* TIMER 2 INTERRUPT ENABLE */
-__sbit __at (0xAF) EA ; /* GLOBAL INTERRUPT ENABLE */
-
-/* P3 0xB0 */
-__sbit __at (0xB0) P3_0 ;
-__sbit __at (0xB1) P3_1 ;
-__sbit __at (0xB2) P3_2 ;
-__sbit __at (0xB3) P3_3 ;
-__sbit __at (0xB4) P3_4 ;
-__sbit __at (0xB5) P3_5 ;
-__sbit __at (0xB6) P3_6 ;
-__sbit __at (0xB7) P3_7 ;
-
-/* IP 0xB8 */
-__sbit __at (0xB8) PX0 ; /* EXTERNAL INTERRUPT 0 PRIORITY */
-__sbit __at (0xB9) PT0 ; /* TIMER 0 PRIORITY */
-__sbit __at (0xBA) PX1 ; /* EXTERNAL INTERRUPT 1 PRIORITY */
-__sbit __at (0xBB) PT1 ; /* TIMER 1 PRIORITY */
-__sbit __at (0xBC) PS0 ; /* SERIAL PORT PRIORITY */
-__sbit __at (0xBC) PS ; /* SERIAL PORT PRIORITY */
-__sbit __at (0xBD) PT2 ; /* TIMER 2 PRIORITY */
-
-/* SMB0CN 0xC0 */
-__sbit __at (0xC0) SMBTOE ; /* SMBUS 0 TIMEOUT ENABLE */
-__sbit __at (0xC1) SMBFTE ; /* SMBUS 0 FREE TIMER ENABLE */
-__sbit __at (0xC2) AA ; /* SMBUS 0 ASSERT/ACKNOWLEDGE FLAG */
-__sbit __at (0xC3) SI ; /* SMBUS 0 INTERRUPT PENDING FLAG */
-__sbit __at (0xC4) STO ; /* SMBUS 0 STOP FLAG */
-__sbit __at (0xC5) STA ; /* SMBUS 0 START FLAG */
-__sbit __at (0xC6) ENSMB ; /* SMBUS 0 ENABLE */
-__sbit __at (0xC7) BUSY ; /* SMBUS 0 BUSY */
-
-/* T2CON 0xC8 */
-__sbit __at (0xC8) CPRL2 ; /* CAPTURE OR RELOAD SELECT */
-__sbit __at (0xC9) CT2 ; /* TIMER OR COUNTER SELECT */
-__sbit __at (0xCA) TR2 ; /* TIMER 2 ON/OFF CONTROL */
-__sbit __at (0xCB) EXEN2 ; /* TIMER 2 EXTERNAL ENABLE FLAG */
-__sbit __at (0xCC) TCLK ; /* TRANSMIT CLOCK FLAG */
-__sbit __at (0xCD) RCLK ; /* RECEIVE CLOCK FLAG */
-__sbit __at (0xCE) EXF2 ; /* EXTERNAL FLAG */
-__sbit __at (0xCF) TF2 ; /* TIMER 2 OVERFLOW FLAG */
-
-/* PSW 0xD0 */
-__sbit __at (0xD0) P ; /* ACCUMULATOR PARITY FLAG */
-__sbit __at (0xD1) F1 ; /* USER FLAG 1 */
-__sbit __at (0xD2) OV ; /* OVERFLOW FLAG */
-__sbit __at (0xD3) RS0 ; /* REGISTER BANK SELECT 0 */
-__sbit __at (0xD4) RS1 ; /* REGISTER BANK SELECT 1 */
-__sbit __at (0xD5) F0 ; /* USER FLAG 0 */
-__sbit __at (0xD6) AC ; /* AUXILIARY CARRY FLAG */
-__sbit __at (0xD7) CY ; /* CARRY FLAG */
-
-/* PCA0CN 0xD8H */
-__sbit __at (0xD8) CCF0 ; /* PCA 0 MODULE 0 INTERRUPT FLAG */
-__sbit __at (0xD9) CCF1 ; /* PCA 0 MODULE 1 INTERRUPT FLAG */
-__sbit __at (0xDA) CCF2 ; /* PCA 0 MODULE 2 INTERRUPT FLAG */
-__sbit __at (0xDB) CCF3 ; /* PCA 0 MODULE 3 INTERRUPT FLAG */
-__sbit __at (0xDC) CCF4 ; /* PCA 0 MODULE 4 INTERRUPT FLAG */
-__sbit __at (0xDE) CR ; /* PCA 0 COUNTER RUN CONTROL BIT */
-__sbit __at (0xDF) CF ; /* PCA 0 COUNTER OVERFLOW FLAG */
-
-/* ADC0CN 0xE8H */
-__sbit __at (0xE8) ADLJST ; /* ADC 0 RIGHT JUSTIFY DATA BIT */
-__sbit __at (0xE8) AD0LJST ; /* ADC 0 RIGHT JUSTIFY DATA BIT */
-__sbit __at (0xE9) ADWINT ; /* ADC 0 WINDOW COMPARE INTERRUPT FLAG */
-__sbit __at (0xE9) AD0WINT ; /* ADC 0 WINDOW COMPARE INTERRUPT FLAG */
-__sbit __at (0xEA) ADSTM0 ; /* ADC 0 START OF CONVERSION MODE BIT 0 */
-__sbit __at (0xEA) AD0CM0 ; /* ADC 0 START OF CONVERSION MODE BIT 0 */
-__sbit __at (0xEB) ADSTM1 ; /* ADC 0 START OF CONVERSION MODE BIT 1 */
-__sbit __at (0xEB) AD0CM1 ; /* ADC 0 START OF CONVERSION MODE BIT 1 */
-__sbit __at (0xEC) ADBUSY ; /* ADC 0 BUSY FLAG */
-__sbit __at (0xEC) AD0BUSY ; /* ADC 0 BUSY FLAG */
-__sbit __at (0xED) ADCINT ; /* ADC 0 CONVERISION COMPLETE INTERRUPT FLAG */
-__sbit __at (0xED) AD0INT ; /* ADC 0 CONVERISION COMPLETE INTERRUPT FLAG */
-__sbit __at (0xEE) ADCTM ; /* ADC 0 TRACK MODE */
-__sbit __at (0xEE) AD0TM ; /* ADC 0 TRACK MODE */
-__sbit __at (0xEF) ADCEN ; /* ADC 0 ENABLE */
-__sbit __at (0xEF) AD0EN ; /* ADC 0 ENABLE */
-
-/* SPI0CN 0xF8H */
-__sbit __at (0xF8) SPIEN ; /* SPI 0 SPI ENABLE */
-__sbit __at (0xF9) MSTEN ; /* SPI 0 MASTER ENABLE */
-__sbit __at (0xFA) SLVSEL ; /* SPI 0 SLAVE SELECT */
-__sbit __at (0xFB) TXBSY ; /* SPI 0 TX BUSY FLAG */
-__sbit __at (0xFC) RXOVRN ; /* SPI 0 RX OVERRUN FLAG */
-__sbit __at (0xFD) MODF ; /* SPI 0 MODE FAULT FLAG */
-__sbit __at (0xFE) WCOL ; /* SPI 0 WRITE COLLISION FLAG */
-__sbit __at (0xFF) SPIF ; /* SPI 0 INTERRUPT FLAG */
-
-
-/* Predefined SFR Bit Masks */
-
-#define PCON_IDLE 0x01 /* PCON */
-#define PCON_STOP 0x02 /* PCON */
-#define PCON_SMOD0 0x80 /* PCON */
-#define TF3 0x80 /* TMR3CN */
-#define CPFIF 0x10 /* CPTnCN */
-#define CPRIF 0x20 /* CPTnCN */
-#define CPOUT 0x40 /* CPTnCN */
-#define TR4 0x04 /* T4CON */
-#define TF4 0x80 /* T4CON */
-#define ECCF 0x01 /* PCA0CPMn */
-#define PWM 0x02 /* PCA0CPMn */
-#define TOG 0x04 /* PCA0CPMn */
-#define MAT 0x08 /* PCA0CPMn */
-#define CAPN 0x10 /* PCA0CPMn */
-#define CAPP 0x20 /* PCA0CPMn */
-#define ECOM 0x40 /* PCA0CPMn */
-#define PWM16 0x80 /* PCA0CPMn */
-#define PORSF 0x02 /* RSTSRC */
-#define SWRSF 0x10 /* RSTSRC */
-#define RI1 0x01 /* SCON1 */
-#define TI1 0x02 /* SCON1 */
-#define RB81 0x04 /* SCON1 */
-#define TB81 0x08 /* SCON1 */
-#define REN1 0x10 /* SCON1 */
-#define SM21 0x20 /* SCON1 */
-#define SM11 0x40 /* SCON1 */
-#define SM01 0x80 /* SCON1 */
-
-#endif
+++ /dev/null
-/*-------------------------------------------------------------------------
- Register Declarations for the Cygnal/SiLabs C8051F04x Processor Range
-
- Copyright (C) 2004 - Maarten Brock, sourceforge.brock@dse.nl
-
- This library is free software; you can redistribute it and/or
- modify it under the terms of the GNU Lesser General Public
- License as published by the Free Software Foundation; either
- version 2.1 of the License, or (at your option) any later version.
-
- This library is distributed in the hope that it will be useful,
- but WITHOUT ANY WARRANTY; without even the implied warranty of
- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
- Lesser General Public License for more details.
-
- You should have received a copy of the GNU Lesser General Public
- License along with this library; if not, write to the Free Software
- Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
--------------------------------------------------------------------------*/
-
-#ifndef C8051F040_H
-#define C8051F040_H
-
-
-/* BYTE Registers */
-
-/* All Pages */
-__sfr __at 0x80 P0 ; /* PORT 0 */
-__sfr __at 0x81 SP ; /* STACK POINTER */
-__sfr __at 0x82 DPL ; /* DATA POINTER - LOW BYTE */
-__sfr __at 0x83 DPH ; /* DATA POINTER - HIGH BYTE */
-__sfr __at 0x84 SFRPAGE ; /* SFR PAGE SELECT */
-__sfr __at 0x85 SFRNEXT ; /* SFR STACK NEXT PAGE */
-__sfr __at 0x86 SFRLAST ; /* SFR STACK LAST PAGE */
-__sfr __at 0x87 PCON ; /* POWER CONTROL */
-__sfr __at 0x90 P1 ; /* PORT 1 */
-__sfr __at 0xA0 P2 ; /* PORT 2 */
-__sfr __at 0xA8 IE ; /* INTERRUPT ENABLE */
-__sfr __at 0xB0 P3 ; /* PORT 3 */
-__sfr __at 0xB8 IP ; /* INTERRUPT PRIORITY */
-__sfr __at 0xD0 PSW ; /* PROGRAM STATUS WORD */
-__sfr __at 0xE0 ACC ; /* ACCUMULATOR */
-__sfr __at 0xE6 EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
-__sfr __at 0xE7 EIE2 ; /* EXTERNAL INTERRUPT ENABLE 2 */
-__sfr __at 0xF0 B ; /* B REGISTER */
-__sfr __at 0xF6 EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
-__sfr __at 0xF7 EIP2 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 2 */
-__sfr __at 0xFF WDTCN ; /* WATCHDOG TIMER CONTROL */
-
-/* Page 0x00 */
-__sfr __at 0x88 TCON ; /* TIMER CONTROL */
-__sfr __at 0x89 TMOD ; /* TIMER MODE */
-__sfr __at 0x8A TL0 ; /* TIMER 0 - LOW BYTE */
-__sfr __at 0x8B TL1 ; /* TIMER 1 - LOW BYTE */
-__sfr __at 0x8C TH0 ; /* TIMER 0 - HIGH BYTE */
-__sfr __at 0x8D TH1 ; /* TIMER 1 - HIGH BYTE */
-__sfr __at 0x8E CKCON ; /* TIMER 0/1 CLOCK CONTROL */
-__sfr __at 0x8F PSCTL ; /* FLASH WRITE/ERASE CONTROL */
-__sfr __at 0x91 SSTA0 ; /* UART 0 STATUS */
-__sfr __at 0x98 SCON0 ; /* UART 0 CONTROL */
-__sfr __at 0x98 SCON ; /* UART 0 CONTROL */
-__sfr __at 0x99 SBUF0 ; /* UART 0 BUFFER */
-__sfr __at 0x99 SBUF ; /* UART 0 BUFFER */
-__sfr __at 0x9A SPI0CFG ; /* SPI 0 CONFIGURATION */
-__sfr __at 0x9B SPI0DAT ; /* SPI 0 DATA */
-__sfr __at 0x9D SPI0CKR ; /* SPI 0 CLOCK RATE CONTROL */
-__sfr __at 0xA1 EMI0TC ; /* EMIF TIMING CONTROL */
-__sfr __at 0xA2 EMI0CN ; /* EMIF CONTROL */
-__sfr __at 0xA2 _XPAGE ; /* XDATA/PDATA PAGE */
-__sfr __at 0xA3 EMI0CF ; /* EMIF CONFIGURATION */
-__sfr __at 0xA9 SADDR0 ; /* UART 0 SLAVE ADDRESS */
-__sfr __at 0xB7 FLSCL ; /* FLASH SCALE */
-__sfr __at 0xB9 SADEN0 ; /* UART 0 SLAVE ADDRESS MASK */
-__sfr __at 0xBA AMX0CF ; /* ADC 0 MUX CONFIGURATION */
-__sfr __at 0xBB AMX0SL ; /* ADC 0 MUX CHANNEL SELECTION */
-__sfr __at 0xBC ADC0CF ; /* ADC 0 CONFIGURATION */
-__sfr __at 0xBD AMX0PRT ; /* ADC 0 PORT 3 I/O PIN SELECT */
-__sfr __at 0xBE ADC0L ; /* ADC 0 DATA - LOW BYTE */
-__sfr __at 0xBF ADC0H ; /* ADC 0 DATA - HIGH BYTE */
-__sfr __at 0xC0 SMB0CN ; /* SMBUS 0 CONTROL */
-__sfr __at 0xC1 SMB0STA ; /* SMBUS 0 STATUS */
-__sfr __at 0xC2 SMB0DAT ; /* SMBUS 0 DATA */
-__sfr __at 0xC3 SMB0ADR ; /* SMBUS 0 SLAVE ADDRESS */
-__sfr __at 0xC4 ADC0GTL ; /* ADC 0 GREATER-THAN REGISTER - LOW BYTE */
-__sfr __at 0xC5 ADC0GTH ; /* ADC 0 GREATER-THAN REGISTER - HIGH BYTE */
-__sfr __at 0xC6 ADC0LTL ; /* ADC 0 LESS-THAN REGISTER - LOW BYTE */
-__sfr __at 0xC7 ADC0LTH ; /* ADC 0 LESS-THAN REGISTER - HIGH BYTE */
-__sfr __at 0xC8 TMR2CN ; /* TIMER 2 CONTROL */
-__sfr __at 0xC9 TMR2CF ; /* TIMER 2 CONFIGURATION */
-__sfr __at 0xCA RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
-__sfr __at 0xCB RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at 0xCC TMR2L ; /* TIMER 2 - LOW BYTE */
-__sfr __at 0xCC TL2 ; /* TIMER 2 - LOW BYTE */
-__sfr __at 0xCD TMR2H ; /* TIMER 2 - HIGH BYTE */
-__sfr __at 0xCD TH2 ; /* TIMER 2 - HIGH BYTE */
-__sfr __at 0xCF SMB0CR ; /* SMBUS 0 CLOCK RATE */
-__sfr __at 0xD1 REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
-__sfr __at 0xD2 DAC0L ; /* DAC 0 REGISTER - LOW BYTE */
-__sfr __at 0xD3 DAC0H ; /* DAC 0 REGISTER - HIGH BYTE */
-__sfr __at 0xD4 DAC0CN ; /* DAC 0 CONTROL */
-__sfr __at 0xD6 HVA0CN ; /* HIGH VOLTAGE DIFFERENTIAL AMP CONTROL */
-__sfr __at 0xD8 PCA0CN ; /* PCA 0 COUNTER CONTROL */
-__sfr __at 0xD9 PCA0MD ; /* PCA 0 COUNTER MODE */
-__sfr __at 0xDA PCA0CPM0 ; /* PCA 0 MODULE 0 CONTROL */
-__sfr __at 0xDB PCA0CPM1 ; /* PCA 0 MODULE 1 CONTROL */
-__sfr __at 0xDC PCA0CPM2 ; /* PCA 0 MODULE 2 CONTROL */
-__sfr __at 0xDD PCA0CPM3 ; /* PCA 0 MODULE 3 CONTROL */
-__sfr __at 0xDE PCA0CPM4 ; /* PCA 0 MODULE 4 CONTROL */
-__sfr __at 0xDF PCA0CPM5 ; /* PCA 0 MODULE 5 CONTROL */
-__sfr __at 0xE1 PCA0CPL5 ; /* PCA 0 MODULE 5 CAPTURE/COMPARE - LOW BYTE */
-__sfr __at 0xE2 PCA0CPH5 ; /* PCA 0 MODULE 5 CAPTURE/COMPARE - HIGH BYTE */
-__sfr __at 0xE8 ADC0CN ; /* ADC 0 CONTROL */
-__sfr __at 0xE9 PCA0CPL2 ; /* PCA 0 MODULE 2 CAPTURE/COMPARE - LOW BYTE */
-__sfr __at 0xEA PCA0CPH2 ; /* PCA 0 MODULE 2 CAPTURE/COMPARE - HIGH BYTE */
-__sfr __at 0xEB PCA0CPL3 ; /* PCA 0 MODULE 3 CAPTURE/COMPARE - LOW BYTE */
-__sfr __at 0xEC PCA0CPH3 ; /* PCA 0 MODULE 3 CAPTURE/COMPARE - HIGH BYTE */
-__sfr __at 0xED PCA0CPL4 ; /* PCA 0 MODULE 4 CAPTURE/COMPARE - LOW BYTE */
-__sfr __at 0xEE PCA0CPH4 ; /* PCA 0 MODULE 4 CAPTURE/COMPARE - HIGH BYTE */
-__sfr __at 0xEF RSTSRC ; /* RESET SOURCE */
-__sfr __at 0xF8 SPI0CN ; /* SPI 0 CONTROL */
-__sfr __at 0xF9 PCA0L ; /* PCA 0 TIMER - LOW BYTE */
-__sfr __at 0xFA PCA0H ; /* PCA 0 TIMER - HIGH BYTE */
-__sfr __at 0xFB PCA0CPL0 ; /* PCA 0 MODULE 0 CAPTURE/COMPARE - LOW BYTE */
-__sfr __at 0xFC PCA0CPH0 ; /* PCA 0 MODULE 0 CAPTURE/COMPARE - HIGH BYTE */
-__sfr __at 0xFD PCA0CPL1 ; /* PCA 0 MODULE 1 CAPTURE/COMPARE - LOW BYTE */
-__sfr __at 0xFE PCA0CPH1 ; /* PCA 0 MODULE 1 CAPTURE/COMPARE - HIGH BYTE */
-
-/* Page 0x01 */
-__sfr __at 0x88 CPT0CN ; /* COMPARATOR 0 CONTROL */
-__sfr __at 0x89 CPT0MD ; /* COMPARATOR 0 CONFIGURATION */
-__sfr __at 0x98 SCON1 ; /* UART 1 CONTROL */
-__sfr __at 0x99 SBUF1 ; /* UART 1 BUFFER */
-__sfr __at 0xC0 CAN0STA ; /* CAN 0 STATUS */
-__sfr __at 0xC8 TMR3CN ; /* TIMER 3 CONTROL */
-__sfr __at 0xC9 TMR3CF ; /* TIMER 3 CONFIGURATION */
-__sfr __at 0xCA RCAP3L ; /* TIMER 3 CAPTURE REGISTER - LOW BYTE */
-__sfr __at 0xCB RCAP3H ; /* TIMER 3 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at 0xCC TMR3L ; /* TIMER 3 - LOW BYTE */
-__sfr __at 0xCD TMR3H ; /* TIMER 3 - HIGH BYTE */
-__sfr __at 0xD2 DAC1L ; /* DAC 1 REGISTER - LOW BYTE */
-__sfr __at 0xD3 DAC1H ; /* DAC 1 REGISTER - HIGH BYTE */
-__sfr __at 0xD4 DAC1CN ; /* DAC 1 CONTROL */
-__sfr __at 0xD8 CAN0DATL ; /* CAN 0 DATA REGISTER LOW */
-__sfr __at 0xD9 CAN0DATH ; /* CAN 0 DATA REGISTER HIGH */
-__sfr __at 0xDA CAN0ADR ; /* CAN 0 ADDRESS */
-__sfr __at 0xDB CAN0TST ; /* CAN 0 TEST REGISTER */
-__sfr __at 0xF8 CAN0CN ; /* CAN 0 CONTROL */
-
-/* Page 0x02 */
-__sfr __at 0x88 CPT1CN ; /* COMPARATOR 1 CONTROL */
-__sfr __at 0x89 CPT1MD ; /* COMPARATOR 1 CONFIGURATION */
-__sfr __at 0xBA AMX2CF ; /* ADC 2 MUX CONFIGURATION */
-__sfr __at 0xBB AMX2SL ; /* ADC 2 MUX CHANNEL SELECTION */
-__sfr __at 0xBC ADC2CF ; /* ADC 2 CONFIGURATION */
-__sfr __at 0xBE ADC2 ; /* ADC 2 DATA */
-__sfr __at 0xC4 ADC2GT ; /* ADC 2 GREATER-THAN REGISTER */
-__sfr __at 0xC6 ADC2LT ; /* ADC 2 LESS-THAN REGISTER */
-__sfr __at 0xC8 TMR4CN ; /* TIMER 4 CONTROL */
-__sfr __at 0xC9 TMR4CF ; /* TIMER 4 CONFIGURATION */
-__sfr __at 0xCA RCAP4L ; /* TIMER 4 CAPTURE REGISTER - LOW BYTE */
-__sfr __at 0xCB RCAP4H ; /* TIMER 4 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at 0xCC TMR4L ; /* TIMER 4 - LOW BYTE */
-__sfr __at 0xCD TMR4H ; /* TIMER 4 - HIGH BYTE */
-__sfr __at 0xE8 ADC2CN ; /* ADC 2 CONTROL */
-
-/* Page 0x03 */
-__sfr __at 0x88 CPT2CN ; /* COMPARATOR 2 CONTROL */
-__sfr __at 0x89 CPT2MD ; /* COMPARATOR 2 CONFIGURATION */
-
-/* Page 0x0F */
-__sfr __at 0x8A OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
-__sfr __at 0x8B OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */
-__sfr __at 0x8C OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
-__sfr __at 0x96 SFRPGCN ; /* SFR PAGE CONTROL */
-__sfr __at 0x97 CLKSEL ; /* SYSTEM CLOCK SELECT */
-__sfr __at 0x9C P4MDOUT ; /* PORT 4 OUTPUT MODE */
-__sfr __at 0x9D P5MDOUT ; /* PORT 5 OUTPUT MODE */
-__sfr __at 0x9E P6MDOUT ; /* PORT 6 OUTPUT MODE */
-__sfr __at 0x9F P7MDOUT ; /* PORT 7 OUTPUT MODE */
-__sfr __at 0xA4 P0MDOUT ; /* PORT 0 OUTPUT MODE */
-__sfr __at 0xA5 P1MDOUT ; /* PORT 1 OUTPUT MODE */
-__sfr __at 0xA6 P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */
-__sfr __at 0xA7 P3MDOUT ; /* PORT 3 OUTPUT MODE CONFIGURATION */
-__sfr __at 0xAD P1MDIN ; /* PORT 1 INPUT MODE */
-__sfr __at 0xAE P2MDIN ; /* PORT 2 INPUT MODE */
-__sfr __at 0xAF P3MDIN ; /* PORT 3 INPUT MODE */
-__sfr __at 0xB7 FLACL ; /* FLASH ACCESS LIMIT */
-__sfr __at 0xC8 P4 ; /* PORT 4 */
-__sfr __at 0xD8 P5 ; /* PORT 5 */
-__sfr __at 0xE1 XBR0 ; /* CROSSBAR CONFIGURATION REGISTER 0 */
-__sfr __at 0xE2 XBR1 ; /* CROSSBAR CONFIGURATION REGISTER 1 */
-__sfr __at 0xE3 XBR2 ; /* CROSSBAR CONFIGURATION REGISTER 2 */
-__sfr __at 0xE4 XBR3 ; /* CROSSBAR CONFIGURATION REGISTER 3 */
-__sfr __at 0xE8 P6 ; /* PORT 6 */
-__sfr __at 0xF8 P7 ; /* PORT 7 */
-
-/*
-Do NOT use sfr16 for CAN0DAT !
-*/
-
-/* BIT Registers */
-
-/* P0 0x80 */
-__sbit __at 0x80 P0_0 ;
-__sbit __at 0x81 P0_1 ;
-__sbit __at 0x82 P0_2 ;
-__sbit __at 0x83 P0_3 ;
-__sbit __at 0x84 P0_4 ;
-__sbit __at 0x85 P0_5 ;
-__sbit __at 0x86 P0_6 ;
-__sbit __at 0x87 P0_7 ;
-
-/* TCON 0x88 */
-__sbit __at 0x88 IT0 ; /* EXT. INTERRUPT 0 TYPE */
-__sbit __at 0x89 IE0 ; /* EXT. INTERRUPT 0 EDGE FLAG */
-__sbit __at 0x8A IT1 ; /* EXT. INTERRUPT 1 TYPE */
-__sbit __at 0x8B IE1 ; /* EXT. INTERRUPT 1 EDGE FLAG */
-__sbit __at 0x8C TR0 ; /* TIMER 0 ON/OFF CONTROL */
-__sbit __at 0x8D TF0 ; /* TIMER 0 OVERFLOW FLAG */
-__sbit __at 0x8E TR1 ; /* TIMER 1 ON/OFF CONTROL */
-__sbit __at 0x8F TF1 ; /* TIMER 1 OVERFLOW FLAG */
-
-/* CPT0CN 0x88 */
-__sbit __at 0x88 CP0HYN0 ; /* COMPARATOR 0 NEGATIVE HYSTERESIS 0 */
-__sbit __at 0x89 CP0HYN1 ; /* COMPARATOR 0 NEGATIVE HYSTERESIS 1 */
-__sbit __at 0x8A CP0HYP0 ; /* COMPARATOR 0 POSITIVE HYSTERESIS 0 */
-__sbit __at 0x8B CP0HYP1 ; /* COMPARATOR 0 POSITIVE HYSTERESIS 1 */
-__sbit __at 0x8C CP0FIF ; /* COMPARATOR 0 FALLING EDGE INTERRUPT */
-__sbit __at 0x8D CP0RIF ; /* COMPARATOR 0 RISING EDGE INTERRUPT */
-__sbit __at 0x8E CP0OUT ; /* COMPARATOR 0 OUTPUT */
-__sbit __at 0x8F CP0EN ; /* COMPARATOR 0 ENABLE */
-
-/* CPT1CN 0x88 */
-__sbit __at 0x88 CP1HYN0 ; /* COMPARATOR 1 NEGATIVE HYSTERESIS 0 */
-__sbit __at 0x89 CP1HYN1 ; /* COMPARATOR 1 NEGATIVE HYSTERESIS 1 */
-__sbit __at 0x8A CP1HYP0 ; /* COMPARATOR 1 POSITIVE HYSTERESIS 0 */
-__sbit __at 0x8B CP1HYP1 ; /* COMPARATOR 1 POSITIVE HYSTERESIS 1 */
-__sbit __at 0x8C CP1FIF ; /* COMPARATOR 1 FALLING EDGE INTERRUPT */
-__sbit __at 0x8D CP1RIF ; /* COMPARATOR 1 RISING EDGE INTERRUPT */
-__sbit __at 0x8E CP1OUT ; /* COMPARATOR 1 OUTPUT */
-__sbit __at 0x8F CP1EN ; /* COMPARATOR 1 ENABLE */
-
-/* CPT2CN 0x88 */
-__sbit __at 0x88 CP2HYN0 ; /* COMPARATOR 2 NEGATIVE HYSTERESIS 0 */
-__sbit __at 0x89 CP2HYN1 ; /* COMPARATOR 2 NEGATIVE HYSTERESIS 1 */
-__sbit __at 0x8A CP2HYP0 ; /* COMPARATOR 2 POSITIVE HYSTERESIS 0 */
-__sbit __at 0x8B CP2HYP1 ; /* COMPARATOR 2 POSITIVE HYSTERESIS 1 */
-__sbit __at 0x8C CP2FIF ; /* COMPARATOR 2 FALLING EDGE INTERRUPT */
-__sbit __at 0x8D CP2RIF ; /* COMPARATOR 2 RISING EDGE INTERRUPT */
-__sbit __at 0x8E CP2OUT ; /* COMPARATOR 2 OUTPUT */
-__sbit __at 0x8F CP2EN ; /* COMPARATOR 2 ENABLE */
-
-/* P1 0x90 */
-__sbit __at 0x90 P1_0 ;
-__sbit __at 0x91 P1_1 ;
-__sbit __at 0x92 P1_2 ;
-__sbit __at 0x93 P1_3 ;
-__sbit __at 0x94 P1_4 ;
-__sbit __at 0x95 P1_5 ;
-__sbit __at 0x96 P1_6 ;
-__sbit __at 0x97 P1_7 ;
-
-/* SCON0 0x98 */
-__sbit __at 0x98 RI0 ; /* UART 0 RX INTERRUPT FLAG */
-__sbit __at 0x98 RI ; /* UART 0 RX INTERRUPT FLAG */
-__sbit __at 0x99 TI0 ; /* UART 0 TX INTERRUPT FLAG */
-__sbit __at 0x99 TI ; /* UART 0 TX INTERRUPT FLAG */
-__sbit __at 0x9A RB80 ; /* UART 0 RX BIT 8 */
-__sbit __at 0x9B TB80 ; /* UART 0 TX BIT 8 */
-__sbit __at 0x9C REN0 ; /* UART 0 RX ENABLE */
-__sbit __at 0x9C REN ; /* UART 0 RX ENABLE */
-__sbit __at 0x9D SM20 ; /* UART 0 MULTIPROCESSOR EN */
-__sbit __at 0x9E SM10 ; /* UART 0 MODE 1 */
-__sbit __at 0x9F SM00 ; /* UART 0 MODE 0 */
-
-/* SCON1 0x98 */
-__sbit __at 0x98 RI1 ; /* UART 1 RX INTERRUPT FLAG */
-__sbit __at 0x99 TI1 ; /* UART 1 TX INTERRUPT FLAG */
-__sbit __at 0x9A RB81 ; /* UART 1 RX BIT 8 */
-__sbit __at 0x9B TB81 ; /* UART 1 TX BIT 8 */
-__sbit __at 0x9C REN1 ; /* UART 1 RX ENABLE */
-__sbit __at 0x9D MCE1 ; /* UART 1 MCE */
-__sbit __at 0x9F S1MODE ; /* UART 1 MODE */
-
-/* P2 0xA0 */
-__sbit __at 0xA0 P2_0 ;
-__sbit __at 0xA1 P2_1 ;
-__sbit __at 0xA2 P2_2 ;
-__sbit __at 0xA3 P2_3 ;
-__sbit __at 0xA4 P2_4 ;
-__sbit __at 0xA5 P2_5 ;
-__sbit __at 0xA6 P2_6 ;
-__sbit __at 0xA7 P2_7 ;
-
-/* IE 0xA8 */
-__sbit __at 0xA8 EX0 ; /* EXTERNAL INTERRUPT 0 ENABLE */
-__sbit __at 0xA9 ET0 ; /* TIMER 0 INTERRUPT ENABLE */
-__sbit __at 0xAA EX1 ; /* EXTERNAL INTERRUPT 1 ENABLE */
-__sbit __at 0xAB ET1 ; /* TIMER 1 INTERRUPT ENABLE */
-__sbit __at 0xAC ES0 ; /* UART0 INTERRUPT ENABLE */
-__sbit __at 0xAC ES ; /* UART0 INTERRUPT ENABLE */
-__sbit __at 0xAD ET2 ; /* TIMER 2 INTERRUPT ENABLE */
-__sbit __at 0xAF EA ; /* GLOBAL INTERRUPT ENABLE */
-
-/* P3 0xB0 */
-__sbit __at 0xB0 P3_0 ;
-__sbit __at 0xB1 P3_1 ;
-__sbit __at 0xB2 P3_2 ;
-__sbit __at 0xB3 P3_3 ;
-__sbit __at 0xB4 P3_4 ;
-__sbit __at 0xB5 P3_5 ;
-__sbit __at 0xB6 P3_6 ;
-__sbit __at 0xB7 P3_7 ;
-
-/* IP 0xB8 */
-__sbit __at 0xB8 PX0 ; /* EXTERNAL INTERRUPT 0 PRIORITY */
-__sbit __at 0xB9 PT0 ; /* TIMER 0 PRIORITY */
-__sbit __at 0xBA PX1 ; /* EXTERNAL INTERRUPT 1 PRIORITY */
-__sbit __at 0xBB PT1 ; /* TIMER 1 PRIORITY */
-__sbit __at 0xBC PS0 ; /* SERIAL PORT PRIORITY */
-__sbit __at 0xBC PS ; /* SERIAL PORT PRIORITY */
-__sbit __at 0xBD PT2 ; /* TIMER 2 PRIORITY */
-
-/* SMB0CN 0xC0 */
-__sbit __at 0xC0 SMBTOE ; /* SMBUS 0 TIMEOUT ENABLE */
-__sbit __at 0xC1 SMBFTE ; /* SMBUS 0 FREE TIMER ENABLE */
-__sbit __at 0xC2 AA ; /* SMBUS 0 ASSERT/ACKNOWLEDGE FLAG */
-__sbit __at 0xC3 SI ; /* SMBUS 0 INTERRUPT PENDING FLAG */
-__sbit __at 0xC4 STO ; /* SMBUS 0 STOP FLAG */
-__sbit __at 0xC5 STA ; /* SMBUS 0 START FLAG */
-__sbit __at 0xC6 ENSMB ; /* SMBUS 0 ENABLE */
-__sbit __at 0xC7 BUSY ; /* SMBUS 0 BUSY */
-
-/* CAN0STA 0xC0 */
-__sbit __at 0xC3 CANTXOK ; /* CAN TRANSMITTED A MESSAGE SUCCESSFULLY */
-__sbit __at 0xC4 CANRXOK ; /* CAN RECEIVED A MESSAGE SUCCESSFULLY */
-__sbit __at 0xC5 CANEPASS; /* CAN ERROR PASSIVE */
-__sbit __at 0xC6 CANEWARN; /* CAN WARNING STATUS */
-__sbit __at 0xC7 CANBOFF ; /* CAN BUSOFF STATUS */
-
-/* TMR2CN 0xC8 */
-__sbit __at 0xC8 CPRL2 ; /* TIMER 2 CAPTURE SELECT */
-__sbit __at 0xC9 CT2 ; /* TIMER 2 COUNTER SELECT */
-__sbit __at 0xCA TR2 ; /* TIMER 2 ON/OFF CONTROL */
-__sbit __at 0xCB EXEN2 ; /* TIMER 2 EXTERNAL ENABLE FLAG */
-__sbit __at 0xCE EXF2 ; /* TIMER 2 EXTERNAL FLAG */
-__sbit __at 0xCF TF2 ; /* TIMER 2 OVERFLOW FLAG */
-
-/* TMR3CN 0xC8 */
-__sbit __at 0xC8 CPRL3 ; /* TIMER 3 CAPTURE SELECT */
-__sbit __at 0xC9 CT3 ; /* TIMER 3 COUNTER SELECT */
-__sbit __at 0xCA TR3 ; /* TIMER 3 ON/OFF CONTROL */
-__sbit __at 0xCB EXEN3 ; /* TIMER 3 EXTERNAL ENABLE FLAG */
-__sbit __at 0xCE EXF3 ; /* TIMER 3 EXTERNAL FLAG */
-__sbit __at 0xCF TF3 ; /* TIMER 3 OVERFLOW FLAG */
-
-/* TMR4CN 0xC8 */
-__sbit __at 0xC8 CPRL4 ; /* TIMER 4 CAPTURE SELECT */
-__sbit __at 0xC9 CT4 ; /* TIMER 4 COUNTER SELECT */
-__sbit __at 0xCA TR4 ; /* TIMER 4 ON/OFF CONTROL */
-__sbit __at 0xCB EXEN4 ; /* TIMER 4 EXTERNAL ENABLE FLAG */
-__sbit __at 0xCE EXF4 ; /* TIMER 4 EXTERNAL FLAG */
-__sbit __at 0xCF TF4 ; /* TIMER 4 OVERFLOW FLAG */
-
-/* P4 0xC8 */
-__sbit __at 0xC8 P4_0 ;
-__sbit __at 0xC9 P4_1 ;
-__sbit __at 0xCA P4_2 ;
-__sbit __at 0xCB P4_3 ;
-__sbit __at 0xCC P4_4 ;
-__sbit __at 0xCD P4_5 ;
-__sbit __at 0xCE P4_6 ;
-__sbit __at 0xCF P4_7 ;
-
-/* PSW 0xD0 */
-__sbit __at 0xD0 P ; /* ACCUMULATOR PARITY FLAG */
-__sbit __at 0xD1 F1 ; /* USER FLAG 1 */
-__sbit __at 0xD2 OV ; /* OVERFLOW FLAG */
-__sbit __at 0xD3 RS0 ; /* REGISTER BANK SELECT 0 */
-__sbit __at 0xD4 RS1 ; /* REGISTER BANK SELECT 1 */
-__sbit __at 0xD5 F0 ; /* USER FLAG 0 */
-__sbit __at 0xD6 AC ; /* AUXILIARY CARRY FLAG */
-__sbit __at 0xD7 CY ; /* CARRY FLAG */
-
-/* PCA0CN 0xD8 */
-__sbit __at 0xD8 CCF0 ; /* PCA 0 MODULE 0 INTERRUPT FLAG */
-__sbit __at 0xD9 CCF1 ; /* PCA 0 MODULE 1 INTERRUPT FLAG */
-__sbit __at 0xDA CCF2 ; /* PCA 0 MODULE 2 INTERRUPT FLAG */
-__sbit __at 0xDB CCF3 ; /* PCA 0 MODULE 3 INTERRUPT FLAG */
-__sbit __at 0xDC CCF4 ; /* PCA 0 MODULE 4 INTERRUPT FLAG */
-__sbit __at 0xDD CCF5 ; /* PCA 0 MODULE 5 INTERRUPT FLAG */
-__sbit __at 0xDE CR ; /* PCA 0 COUNTER RUN CONTROL BIT */
-__sbit __at 0xDF CF ; /* PCA 0 COUNTER OVERFLOW FLAG */
-
-/* P5 0xD8 */
-__sbit __at 0xD8 P5_0 ;
-__sbit __at 0xD9 P5_1 ;
-__sbit __at 0xDA P5_2 ;
-__sbit __at 0xDB P5_3 ;
-__sbit __at 0xDC P5_4 ;
-__sbit __at 0xDD P5_5 ;
-__sbit __at 0xDE P5_6 ;
-__sbit __at 0xDF P5_7 ;
-
-/* ADC0CN 0xE8 */
-__sbit __at 0xE8 AD0LJST ; /* ADC 0 RIGHT JUSTIFY DATA BIT */
-__sbit __at 0xE9 AD0WINT ; /* ADC 0 WINDOW INTERRUPT FLAG */
-__sbit __at 0xEA AD0CM0 ; /* ADC 0 CONVERT START MODE BIT 0 */
-__sbit __at 0xEB AD0CM1 ; /* ADC 0 CONVERT START MODE BIT 1 */
-__sbit __at 0xEC AD0BUSY ; /* ADC 0 BUSY FLAG */
-__sbit __at 0xED AD0INT ; /* ADC 0 EOC INTERRUPT FLAG */
-__sbit __at 0xEE AD0TM ; /* ADC 0 TRACK MODE */
-__sbit __at 0xEF AD0EN ; /* ADC 0 ENABLE */
-
-/* ADC2CN 0xE8 */
-__sbit __at 0xE8 AD2WINT ; /* ADC 2 WINDOW INTERRUPT FLAG */
-__sbit __at 0xE9 AD2CM0 ; /* ADC 2 CONVERT START MODE BIT 0 */
-__sbit __at 0xEA AD2CM1 ; /* ADC 2 CONVERT START MODE BIT 1 */
-__sbit __at 0xEB AD2CM2 ; /* ADC 2 CONVERT START MODE BIT 2 */
-__sbit __at 0xEC AD2BUSY ; /* ADC 2 BUSY FLAG */
-__sbit __at 0xED AD2INT ; /* ADC 2 EOC INTERRUPT FLAG */
-__sbit __at 0xEE AD2TM ; /* ADC 2 TRACK MODE */
-__sbit __at 0xEF AD2EN ; /* ADC 2 ENABLE */
-
-/* P6 0xE8 */
-__sbit __at 0xE8 P6_0 ;
-__sbit __at 0xE9 P6_1 ;
-__sbit __at 0xEA P6_2 ;
-__sbit __at 0xEB P6_3 ;
-__sbit __at 0xEC P6_4 ;
-__sbit __at 0xED P6_5 ;
-__sbit __at 0xEE P6_6 ;
-__sbit __at 0xEF P6_7 ;
-
-/* SPI0CN 0xF8 */
-__sbit __at 0xF8 SPIEN ; /* SPI 0 SPI ENABLE */
-__sbit __at 0xF9 TXBMT ; /* SPI 0 TX BUFFER EMPTY FLAG */
-__sbit __at 0xFA NSSMD0 ; /* SPI 0 SLAVE SELECT MODE 0 */
-__sbit __at 0xFB NSSMD1 ; /* SPI 0 SLAVE SELECT MODE 1 */
-__sbit __at 0xFC RXOVRN ; /* SPI 0 RX OVERRUN FLAG */
-__sbit __at 0xFD MODF ; /* SPI 0 MODE FAULT FLAG */
-__sbit __at 0xFE WCOL ; /* SPI 0 WRITE COLLISION FLAG */
-__sbit __at 0xFF SPIF ; /* SPI 0 INTERRUPT FLAG */
-
-/* CAN0CN 0xF8 */
-__sbit __at 0xF8 CANINIT ; /* CAN INITIALIZATION */
-__sbit __at 0xF9 CANIE ; /* CAN MODULE INTERRUPT ENABLE */
-__sbit __at 0xFA CANSIE ; /* CAN STATUS CHANGE INTERRUPT ENABLE */
-__sbit __at 0xFB CANEIE ; /* CAN ERROR INTERRUPT ENABLE */
-__sbit __at 0xFC CANIF ; /* CAN INTERRUPT FLAG */
-__sbit __at 0xFD CANDAR ; /* CAN DISABLE AUTOMATIC RETRANSMISSION */
-__sbit __at 0xFE CANCCE ; /* CAN CONFIGURATION CHANGE ENABLE */
-__sbit __at 0xFF CANTEST ; /* CAN TEST MODE ENABLE */
-
-/* P7 0xF8 */
-__sbit __at 0xF8 P7_0 ;
-__sbit __at 0xF9 P7_1 ;
-__sbit __at 0xFA P7_2 ;
-__sbit __at 0xFB P7_3 ;
-__sbit __at 0xFC P7_4 ;
-__sbit __at 0xFD P7_5 ;
-__sbit __at 0xFE P7_6 ;
-__sbit __at 0xFF P7_7 ;
-
-
-/* Predefined SFR Bit Masks */
-
-#define IDLE 0x01 /* PCON */
-#define STOP 0x02 /* PCON */
-#define ECCF 0x01 /* PCA0CPMn */
-#define PWM 0x02 /* PCA0CPMn */
-#define TOG 0x04 /* PCA0CPMn */
-#define MAT 0x08 /* PCA0CPMn */
-#define CAPN 0x10 /* PCA0CPMn */
-#define CAPP 0x20 /* PCA0CPMn */
-#define ECOM 0x40 /* PCA0CPMn */
-#define PWM16 0x80 /* PCA0CPMn */
-#define PORSF 0x02 /* RSTSRC */
-#define SWRSF 0x10 /* RSTSRC */
-
-
-/* SFR PAGE DEFINITIONS */
-
-#define CONFIG_PAGE 0x0F /* SYSTEM AND PORT CONFIGURATION PAGE */
-#define LEGACY_PAGE 0x00 /* LEGACY SFR PAGE */
-#define TIMER01_PAGE 0x00 /* TIMER 0 AND TIMER 1 */
-#define CPT0_PAGE 0x01 /* COMPARATOR 0 */
-#define CPT1_PAGE 0x02 /* COMPARATOR 1 */
-#define CPT2_PAGE 0x03 /* COMPARATOR 2 */
-#define UART0_PAGE 0x00 /* UART 0 */
-#define UART1_PAGE 0x01 /* UART 1 */
-#define SPI0_PAGE 0x00 /* SPI 0 */
-#define EMI0_PAGE 0x00 /* EXTERNAL MEMORY INTERFACE */
-#define ADC0_PAGE 0x00 /* ADC 0 */
-#define ADC2_PAGE 0x02 /* ADC 2 */
-#define SMB0_PAGE 0x00 /* SMBUS 0 */
-#define TMR2_PAGE 0x00 /* TIMER 2 */
-#define TMR3_PAGE 0x01 /* TIMER 3 */
-#define TMR4_PAGE 0x02 /* TIMER 4 */
-#define DAC0_PAGE 0x00 /* DAC 0 */
-#define DAC1_PAGE 0x01 /* DAC 1 */
-#define PCA0_PAGE 0x00 /* PCA 0 */
-#define CAN0_PAGE 0x01 /* CAN 0 */
-
-#endif
+++ /dev/null
-/*-------------------------------------------------------------------------
- Register Declarations for the Cygnal/SiLabs C8051F06x Processor Range
-
- Copyright (C) 2004 - Maarten Brock, sourceforge.brock@dse.nl
-
- This library is free software; you can redistribute it and/or
- modify it under the terms of the GNU Lesser General Public
- License as published by the Free Software Foundation; either
- version 2.1 of the License, or (at your option) any later version.
-
- This library is distributed in the hope that it will be useful,
- but WITHOUT ANY WARRANTY; without even the implied warranty of
- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
- Lesser General Public License for more details.
-
- You should have received a copy of the GNU Lesser General Public
- License along with this library; if not, write to the Free Software
- Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
--------------------------------------------------------------------------*/
-
-#ifndef C8051F060_H
-#define C8051F060_H
-
-
-/* BYTE Registers */
-
-/* All Pages */
-__sfr __at 0x80 P0 ; /* PORT 0 */
-__sfr __at 0x81 SP ; /* STACK POINTER */
-__sfr __at 0x82 DPL ; /* DATA POINTER - LOW BYTE */
-__sfr __at 0x83 DPH ; /* DATA POINTER - HIGH BYTE */
-__sfr __at 0x84 SFRPAGE ; /* SFR PAGE SELECT */
-__sfr __at 0x85 SFRNEXT ; /* SFR STACK NEXT PAGE */
-__sfr __at 0x86 SFRLAST ; /* SFR STACK LAST PAGE */
-__sfr __at 0x87 PCON ; /* POWER CONTROL */
-__sfr __at 0x90 P1 ; /* PORT 1 */
-__sfr __at 0xA0 P2 ; /* PORT 2 */
-__sfr __at 0xA8 IE ; /* INTERRUPT ENABLE */
-__sfr __at 0xB0 P3 ; /* PORT 3 */
-__sfr __at 0xB8 IP ; /* INTERRUPT PRIORITY */
-__sfr __at 0xD0 PSW ; /* PROGRAM STATUS WORD */
-__sfr __at 0xE0 ACC ; /* ACCUMULATOR */
-__sfr __at 0xE6 EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
-__sfr __at 0xE7 EIE2 ; /* EXTERNAL INTERRUPT ENABLE 2 */
-__sfr __at 0xF0 B ; /* B REGISTER */
-__sfr __at 0xF6 EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
-__sfr __at 0xF7 EIP2 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 2 */
-__sfr __at 0xFF WDTCN ; /* WATCHDOG TIMER CONTROL */
-
-/* Page 0x00 */
-__sfr __at 0x88 TCON ; /* TIMER CONTROL */
-__sfr __at 0x89 TMOD ; /* TIMER MODE */
-__sfr __at 0x8A TL0 ; /* TIMER 0 - LOW BYTE */
-__sfr __at 0x8B TL1 ; /* TIMER 1 - LOW BYTE */
-__sfr __at 0x8C TH0 ; /* TIMER 0 - HIGH BYTE */
-__sfr __at 0x8D TH1 ; /* TIMER 1 - HIGH BYTE */
-__sfr __at 0x8E CKCON ; /* TIMER 0/1 CLOCK CONTROL */
-__sfr __at 0x8F PSCTL ; /* FLASH WRITE/ERASE CONTROL */
-__sfr __at 0x91 SSTA0 ; /* UART 0 STATUS */
-__sfr __at 0x98 SCON0 ; /* UART 0 CONTROL */
-__sfr __at 0x98 SCON ; /* UART 0 CONTROL */
-__sfr __at 0x99 SBUF0 ; /* UART 0 BUFFER */
-__sfr __at 0x99 SBUF ; /* UART 0 BUFFER */
-__sfr __at 0x9A SPI0CFG ; /* SPI 0 CONFIGURATION */
-__sfr __at 0x9B SPI0DAT ; /* SPI 0 DATA */
-__sfr __at 0x9D SPI0CKR ; /* SPI 0 CLOCK RATE CONTROL */
-__sfr __at 0xA1 EMI0TC ; /* EMIF TIMING CONTROL */
-__sfr __at 0xA2 EMI0CN ; /* EMIF CONTROL */
-__sfr __at 0xA2 _XPAGE ; /* XDATA/PDATA PAGE */
-__sfr __at 0xA3 EMI0CF ; /* EMIF CONFIGURATION */
-__sfr __at 0xA9 SADDR0 ; /* UART 0 SLAVE ADDRESS */
-__sfr __at 0xB7 FLSCL ; /* FLASH SCALE */
-__sfr __at 0xB9 SADEN0 ; /* UART 0 SLAVE ADDRESS MASK */
-__sfr __at 0xBB AMX0SL ; /* ADC 0 MUX CHANNEL SELECTION */
-__sfr __at 0xBC ADC0CF ; /* ADC 0 CONFIGURATION */
-__sfr __at 0xBE ADC0L ; /* ADC 0 DATA - LOW BYTE */
-__sfr __at 0xBF ADC0H ; /* ADC 0 DATA - HIGH BYTE */
-__sfr __at 0xC0 SMB0CN ; /* SMBUS 0 CONTROL */
-__sfr __at 0xC1 SMB0STA ; /* SMBUS 0 STATUS */
-__sfr __at 0xC2 SMB0DAT ; /* SMBUS 0 DATA */
-__sfr __at 0xC3 SMB0ADR ; /* SMBUS 0 SLAVE ADDRESS */
-__sfr __at 0xC4 ADC0GTL ; /* ADC 0 GREATER-THAN REGISTER - LOW BYTE */
-__sfr __at 0xC5 ADC0GTH ; /* ADC 0 GREATER-THAN REGISTER - HIGH BYTE */
-__sfr __at 0xC6 ADC0LTL ; /* ADC 0 LESS-THAN REGISTER - LOW BYTE */
-__sfr __at 0xC7 ADC0LTH ; /* ADC 0 LESS-THAN REGISTER - HIGH BYTE */
-__sfr __at 0xC8 TMR2CN ; /* TIMER 2 CONTROL */
-__sfr __at 0xC9 TMR2CF ; /* TIMER 2 CONFIGURATION */
-__sfr __at 0xCA RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
-__sfr __at 0xCB RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at 0xCC TMR2L ; /* TIMER 2 - LOW BYTE */
-__sfr __at 0xCC TL2 ; /* TIMER 2 - LOW BYTE */
-__sfr __at 0xCD TMR2H ; /* TIMER 2 - HIGH BYTE */
-__sfr __at 0xCD TH2 ; /* TIMER 2 - HIGH BYTE */
-__sfr __at 0xCF SMB0CR ; /* SMBUS 0 CLOCK RATE */
-__sfr __at 0xD1 REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
-__sfr __at 0xD2 DAC0L ; /* DAC 0 REGISTER - LOW BYTE */
-__sfr __at 0xD3 DAC0H ; /* DAC 0 REGISTER - HIGH BYTE */
-__sfr __at 0xD4 DAC0CN ; /* DAC 0 CONTROL */
-__sfr __at 0xD8 PCA0CN ; /* PCA 0 COUNTER CONTROL */
-__sfr __at 0xD9 PCA0MD ; /* PCA 0 COUNTER MODE */
-__sfr __at 0xDA PCA0CPM0 ; /* PCA 0 MODULE 0 CONTROL */
-__sfr __at 0xDB PCA0CPM1 ; /* PCA 0 MODULE 1 CONTROL */
-__sfr __at 0xDC PCA0CPM2 ; /* PCA 0 MODULE 2 CONTROL */
-__sfr __at 0xDD PCA0CPM3 ; /* PCA 0 MODULE 3 CONTROL */
-__sfr __at 0xDE PCA0CPM4 ; /* PCA 0 MODULE 4 CONTROL */
-__sfr __at 0xDF PCA0CPM5 ; /* PCA 0 MODULE 5 CONTROL */
-__sfr __at 0xE1 PCA0CPL5 ; /* PCA 0 MODULE 5 CAPTURE/COMPARE - LOW BYTE */
-__sfr __at 0xE2 PCA0CPH5 ; /* PCA 0 MODULE 5 CAPTURE/COMPARE - HIGH BYTE */
-__sfr __at 0xE8 ADC0CN ; /* ADC 0 CONTROL */
-__sfr __at 0xE9 PCA0CPL2 ; /* PCA 0 MODULE 2 CAPTURE/COMPARE - LOW BYTE */
-__sfr __at 0xEA PCA0CPH2 ; /* PCA 0 MODULE 2 CAPTURE/COMPARE - HIGH BYTE */
-__sfr __at 0xEB PCA0CPL3 ; /* PCA 0 MODULE 3 CAPTURE/COMPARE - LOW BYTE */
-__sfr __at 0xEC PCA0CPH3 ; /* PCA 0 MODULE 3 CAPTURE/COMPARE - HIGH BYTE */
-__sfr __at 0xED PCA0CPL4 ; /* PCA 0 MODULE 4 CAPTURE/COMPARE - LOW BYTE */
-__sfr __at 0xEE PCA0CPH4 ; /* PCA 0 MODULE 4 CAPTURE/COMPARE - HIGH BYTE */
-__sfr __at 0xEF RSTSRC ; /* RESET SOURCE */
-__sfr __at 0xF8 SPI0CN ; /* SPI 0 CONTROL */
-__sfr __at 0xF9 PCA0L ; /* PCA 0 TIMER - LOW BYTE */
-__sfr __at 0xFA PCA0H ; /* PCA 0 TIMER - HIGH BYTE */
-__sfr __at 0xFB PCA0CPL0 ; /* PCA 0 MODULE 0 CAPTURE/COMPARE - LOW BYTE */
-__sfr __at 0xFC PCA0CPH0 ; /* PCA 0 MODULE 0 CAPTURE/COMPARE - HIGH BYTE */
-__sfr __at 0xFD PCA0CPL1 ; /* PCA 0 MODULE 1 CAPTURE/COMPARE - LOW BYTE */
-__sfr __at 0xFE PCA0CPH1 ; /* PCA 0 MODULE 1 CAPTURE/COMPARE - HIGH BYTE */
-
-/* Page 0x01 */
-__sfr __at 0x88 CPT0CN ; /* COMPARATOR 0 CONTROL */
-__sfr __at 0x89 CPT0MD ; /* COMPARATOR 0 CONFIGURATION */
-__sfr __at 0x98 SCON1 ; /* UART 1 CONTROL */
-__sfr __at 0x99 SBUF1 ; /* UART 1 BUFFER */
-__sfr __at 0xBC ADC1CF ; /* ADC 1 CONFIGURATION */
-__sfr __at 0xBE ADC1L ; /* ADC 1 DATA - LOW BYTE */
-__sfr __at 0xBF ADC1H ; /* ADC 1 DATA - HIGH BYTE */
-__sfr __at 0xC0 CAN0STA ; /* CAN 0 STATUS */
-__sfr __at 0xC8 TMR3CN ; /* TIMER 3 CONTROL */
-__sfr __at 0xC9 TMR3CF ; /* TIMER 3 CONFIGURATION */
-__sfr __at 0xCA RCAP3L ; /* TIMER 3 CAPTURE REGISTER - LOW BYTE */
-__sfr __at 0xCB RCAP3H ; /* TIMER 3 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at 0xCC TMR3L ; /* TIMER 3 - LOW BYTE */
-__sfr __at 0xCD TMR3H ; /* TIMER 3 - HIGH BYTE */
-__sfr __at 0xD1 REF1CN ; /* VOLTAGE REFERENCE 1 CONTROL */
-__sfr __at 0xD2 DAC1L ; /* DAC 1 REGISTER - LOW BYTE */
-__sfr __at 0xD3 DAC1H ; /* DAC 1 REGISTER - HIGH BYTE */
-__sfr __at 0xD4 DAC1CN ; /* DAC 1 CONTROL */
-__sfr __at 0xD8 CAN0DATL ; /* CAN 0 DATA REGISTER LOW */
-__sfr __at 0xD9 CAN0DATH ; /* CAN 0 DATA REGISTER HIGH */
-__sfr __at 0xDA CAN0ADR ; /* CAN 0 ADDRESS */
-__sfr __at 0xDB CAN0TST ; /* CAN 0 TEST REGISTER */
-__sfr __at 0xE8 ADC1CN ; /* ADC 1 CONTROL */
-__sfr __at 0xF8 CAN0CN ; /* CAN 0 CONTROL */
-
-/* Page 0x02 */
-__sfr __at 0x88 CPT1CN ; /* COMPARATOR 1 CONTROL */
-__sfr __at 0x89 CPT1MD ; /* COMPARATOR 1 CONFIGURATION */
-__sfr __at 0xBA AMX2CF ; /* ADC 2 MUX CONFIGURATION */
-__sfr __at 0xBB AMX2SL ; /* ADC 2 MUX CHANNEL SELECTION */
-__sfr __at 0xBC ADC2CF ; /* ADC 2 CONFIGURATION */
-__sfr __at 0xBE ADC2L ; /* ADC 2 DATA - LOW BYTE */
-__sfr __at 0xBF ADC2H ; /* ADC 2 DATA - HIGH BYTE */
-__sfr __at 0xC4 ADC2GTL ; /* ADC 2 GREATER-THAN REGISTER - LOW BYTE */
-__sfr __at 0xC5 ADC2GTH ; /* ADC 2 GREATER-THAN REGISTER - HIGH BYTE */
-__sfr __at 0xC6 ADC2LTL ; /* ADC 2 LESS-THAN REGISTER - LOW BYTE */
-__sfr __at 0xC7 ADC2LTH ; /* ADC 2 LESS-THAN REGISTER - HIGH BYTE */
-__sfr __at 0xC8 TMR4CN ; /* TIMER 4 CONTROL */
-__sfr __at 0xC9 TMR4CF ; /* TIMER 4 CONFIGURATION */
-__sfr __at 0xCA RCAP4L ; /* TIMER 4 CAPTURE REGISTER - LOW BYTE */
-__sfr __at 0xCB RCAP4H ; /* TIMER 4 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at 0xCC TMR4L ; /* TIMER 4 - LOW BYTE */
-__sfr __at 0xCD TMR4H ; /* TIMER 4 - HIGH BYTE */
-__sfr __at 0xD1 REF2CN ; /* VOLTAGE REFERENCE 2 CONTROL */
-__sfr __at 0xE8 ADC2CN ; /* ADC 2 CONTROL */
-
-/* Page 0x03 */
-__sfr __at 0x88 CPT2CN ; /* COMPARATOR 2 CONTROL */
-__sfr __at 0x89 CPT2MD ; /* COMPARATOR 2 CONFIGURATION */
-__sfr __at 0xD8 DMA0CN ; /* DMA0 CONTROL */
-__sfr __at 0xD9 DMA0DAL ; /* DMA0 DATA ADDRESS BEGINNING LOW BYTE */
-__sfr __at 0xDA DMA0DAH ; /* DMA0 DATA ADDRESS BEGINNING HIGH BYTE */
-__sfr __at 0xDB DMA0DSL ; /* DMA0 DATA ADDRESS POINTER LOW BYTE */
-__sfr __at 0xDC DMA0DSH ; /* DMA0 DATA ADDRESS POINTER HIGH BYTE */
-__sfr __at 0xDD DMA0IPT ; /* DMA0 INSTRUCTION WRITE ADDRESS */
-__sfr __at 0xDE DMA0IDT ; /* DMA0 INSTRUCTION WRITE DATA */
-__sfr __at 0xF8 DMA0CF ; /* DMA0 CONFIGURATION */
-__sfr __at 0xF9 DMA0CTL ; /* DMA0 REPEAT COUNTER LIMIT LOW BYTE */
-__sfr __at 0xFA DMA0CTH ; /* DMA0 REPEAT COUNTER LIMIT HIGH BYTE */
-__sfr __at 0xFB DMA0CSL ; /* DMA0 REPEAT COUNTER STATUS LOW BYTE */
-__sfr __at 0xFC DMA0CSH ; /* DMA0 REPEAT COUNTER STATUS HIGH BYTE */
-__sfr __at 0xFD DMA0BND ; /* DMA0 INSTRUCTION BOUNDARY */
-__sfr __at 0xFE DMA0ISW ; /* DMA0 INSTRUCTION STATUS */
-
-/* Page 0x0F */
-__sfr __at 0x8A OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
-__sfr __at 0x8B OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */
-__sfr __at 0x8C OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
-__sfr __at 0x96 SFRPGCN ; /* SFR PAGE CONTROL */
-__sfr __at 0x97 CLKSEL ; /* SYSTEM CLOCK SELECT */
-__sfr __at 0x9C P4MDOUT ; /* PORT 4 OUTPUT MODE */
-__sfr __at 0x9D P5MDOUT ; /* PORT 5 OUTPUT MODE */
-__sfr __at 0x9E P6MDOUT ; /* PORT 6 OUTPUT MODE */
-__sfr __at 0x9F P7MDOUT ; /* PORT 7 OUTPUT MODE */
-__sfr __at 0xA4 P0MDOUT ; /* PORT 0 OUTPUT MODE */
-__sfr __at 0xA5 P1MDOUT ; /* PORT 1 OUTPUT MODE */
-__sfr __at 0xA6 P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */
-__sfr __at 0xA7 P3MDOUT ; /* PORT 3 OUTPUT MODE CONFIGURATION */
-__sfr __at 0xAD P1MDIN ; /* PORT 1 INPUT MODE */
-__sfr __at 0xAE P2MDIN ; /* PORT 2 INPUT MODE */
-__sfr __at 0xB7 FLACL ; /* FLASH ACCESS LIMIT */
-__sfr __at 0xBA ADC0CPT ; /* ADC0 CALIBRATION POINTER */
-__sfr __at 0xBB ADC0CCF ; /* ADC0 CALIBRATION COEFFICIENT */
-__sfr __at 0xC8 P4 ; /* PORT 4 */
-__sfr __at 0xD8 P5 ; /* PORT 5 */
-__sfr __at 0xE1 XBR0 ; /* CROSSBAR CONFIGURATION REGISTER 0 */
-__sfr __at 0xE2 XBR1 ; /* CROSSBAR CONFIGURATION REGISTER 1 */
-__sfr __at 0xE3 XBR2 ; /* CROSSBAR CONFIGURATION REGISTER 2 */
-__sfr __at 0xE4 XBR3 ; /* CROSSBAR CONFIGURATION REGISTER 3 */
-__sfr __at 0xE8 P6 ; /* PORT 6 */
-__sfr __at 0xF8 P7 ; /* PORT 7 */
-
-
-/* BIT Registers */
-
-/* P0 0x80 */
-__sbit __at 0x80 P0_0 ;
-__sbit __at 0x81 P0_1 ;
-__sbit __at 0x82 P0_2 ;
-__sbit __at 0x83 P0_3 ;
-__sbit __at 0x84 P0_4 ;
-__sbit __at 0x85 P0_5 ;
-__sbit __at 0x86 P0_6 ;
-__sbit __at 0x87 P0_7 ;
-
-/* TCON 0x88 */
-__sbit __at 0x88 IT0 ; /* EXT. INTERRUPT 0 TYPE */
-__sbit __at 0x89 IE0 ; /* EXT. INTERRUPT 0 EDGE FLAG */
-__sbit __at 0x8A IT1 ; /* EXT. INTERRUPT 1 TYPE */
-__sbit __at 0x8B IE1 ; /* EXT. INTERRUPT 1 EDGE FLAG */
-__sbit __at 0x8C TR0 ; /* TIMER 0 ON/OFF CONTROL */
-__sbit __at 0x8D TF0 ; /* TIMER 0 OVERFLOW FLAG */
-__sbit __at 0x8E TR1 ; /* TIMER 1 ON/OFF CONTROL */
-__sbit __at 0x8F TF1 ; /* TIMER 1 OVERFLOW FLAG */
-
-/* CPT0CN 0x88 */
-__sbit __at 0x88 CP0HYN0 ; /* COMPARATOR 0 NEGATIVE HYSTERESIS 0 */
-__sbit __at 0x89 CP0HYN1 ; /* COMPARATOR 0 NEGATIVE HYSTERESIS 1 */
-__sbit __at 0x8A CP0HYP0 ; /* COMPARATOR 0 POSITIVE HYSTERESIS 0 */
-__sbit __at 0x8B CP0HYP1 ; /* COMPARATOR 0 POSITIVE HYSTERESIS 1 */
-__sbit __at 0x8C CP0FIF ; /* COMPARATOR 0 FALLING EDGE INTERRUPT */
-__sbit __at 0x8D CP0RIF ; /* COMPARATOR 0 RISING EDGE INTERRUPT */
-__sbit __at 0x8E CP0OUT ; /* COMPARATOR 0 OUTPUT */
-__sbit __at 0x8F CP0EN ; /* COMPARATOR 0 ENABLE */
-
-/* CPT1CN 0x88 */
-__sbit __at 0x88 CP1HYN0 ; /* COMPARATOR 1 NEGATIVE HYSTERESIS 0 */
-__sbit __at 0x89 CP1HYN1 ; /* COMPARATOR 1 NEGATIVE HYSTERESIS 1 */
-__sbit __at 0x8A CP1HYP0 ; /* COMPARATOR 1 POSITIVE HYSTERESIS 0 */
-__sbit __at 0x8B CP1HYP1 ; /* COMPARATOR 1 POSITIVE HYSTERESIS 1 */
-__sbit __at 0x8C CP1FIF ; /* COMPARATOR 1 FALLING EDGE INTERRUPT */
-__sbit __at 0x8D CP1RIF ; /* COMPARATOR 1 RISING EDGE INTERRUPT */
-__sbit __at 0x8E CP1OUT ; /* COMPARATOR 1 OUTPUT */
-__sbit __at 0x8F CP1EN ; /* COMPARATOR 1 ENABLE */
-
-/* CPT2CN 0x88 */
-__sbit __at 0x88 CP2HYN0 ; /* COMPARATOR 2 NEGATIVE HYSTERESIS 0 */
-__sbit __at 0x89 CP2HYN1 ; /* COMPARATOR 2 NEGATIVE HYSTERESIS 1 */
-__sbit __at 0x8A CP2HYP0 ; /* COMPARATOR 2 POSITIVE HYSTERESIS 0 */
-__sbit __at 0x8B CP2HYP1 ; /* COMPARATOR 2 POSITIVE HYSTERESIS 1 */
-__sbit __at 0x8C CP2FIF ; /* COMPARATOR 2 FALLING EDGE INTERRUPT */
-__sbit __at 0x8D CP2RIF ; /* COMPARATOR 2 RISING EDGE INTERRUPT */
-__sbit __at 0x8E CP2OUT ; /* COMPARATOR 2 OUTPUT */
-__sbit __at 0x8F CP2EN ; /* COMPARATOR 2 ENABLE */
-
-/* P1 0x90 */
-__sbit __at 0x90 P1_0 ;
-__sbit __at 0x91 P1_1 ;
-__sbit __at 0x92 P1_2 ;
-__sbit __at 0x93 P1_3 ;
-__sbit __at 0x94 P1_4 ;
-__sbit __at 0x95 P1_5 ;
-__sbit __at 0x96 P1_6 ;
-__sbit __at 0x97 P1_7 ;
-
-/* SCON0 0x98 */
-__sbit __at 0x98 RI0 ; /* UART 0 RX INTERRUPT FLAG */
-__sbit __at 0x98 RI ; /* UART 0 RX INTERRUPT FLAG */
-__sbit __at 0x99 TI0 ; /* UART 0 TX INTERRUPT FLAG */
-__sbit __at 0x99 TI ; /* UART 0 TX INTERRUPT FLAG */
-__sbit __at 0x9A RB80 ; /* UART 0 RX BIT 8 */
-__sbit __at 0x9B TB80 ; /* UART 0 TX BIT 8 */
-__sbit __at 0x9C REN0 ; /* UART 0 RX ENABLE */
-__sbit __at 0x9C REN ; /* UART 0 RX ENABLE */
-__sbit __at 0x9D SM20 ; /* UART 0 MULTIPROCESSOR EN */
-__sbit __at 0x9E SM10 ; /* UART 0 MODE 1 */
-__sbit __at 0x9F SM00 ; /* UART 0 MODE 0 */
-
-/* SCON1 0x98 */
-__sbit __at 0x98 RI1 ; /* UART 1 RX INTERRUPT FLAG */
-__sbit __at 0x99 TI1 ; /* UART 1 TX INTERRUPT FLAG */
-__sbit __at 0x9A RB81 ; /* UART 1 RX BIT 8 */
-__sbit __at 0x9B TB81 ; /* UART 1 TX BIT 8 */
-__sbit __at 0x9C REN1 ; /* UART 1 RX ENABLE */
-__sbit __at 0x9D MCE1 ; /* UART 1 MCE */
-__sbit __at 0x9F S1MODE ; /* UART 1 MODE */
-
-/* P2 0xA0 */
-__sbit __at 0xA0 P2_0 ;
-__sbit __at 0xA1 P2_1 ;
-__sbit __at 0xA2 P2_2 ;
-__sbit __at 0xA3 P2_3 ;
-__sbit __at 0xA4 P2_4 ;
-__sbit __at 0xA5 P2_5 ;
-__sbit __at 0xA6 P2_6 ;
-__sbit __at 0xA7 P2_7 ;
-
-/* IE 0xA8 */
-__sbit __at 0xA8 EX0 ; /* EXTERNAL INTERRUPT 0 ENABLE */
-__sbit __at 0xA9 ET0 ; /* TIMER 0 INTERRUPT ENABLE */
-__sbit __at 0xAA EX1 ; /* EXTERNAL INTERRUPT 1 ENABLE */
-__sbit __at 0xAB ET1 ; /* TIMER 1 INTERRUPT ENABLE */
-__sbit __at 0xAC ES0 ; /* UART0 INTERRUPT ENABLE */
-__sbit __at 0xAC ES ; /* UART0 INTERRUPT ENABLE */
-__sbit __at 0xAD ET2 ; /* TIMER 2 INTERRUPT ENABLE */
-__sbit __at 0xAF EA ; /* GLOBAL INTERRUPT ENABLE */
-
-/* P3 0xB0 */
-__sbit __at 0xB0 P3_0 ;
-__sbit __at 0xB1 P3_1 ;
-__sbit __at 0xB2 P3_2 ;
-__sbit __at 0xB3 P3_3 ;
-__sbit __at 0xB4 P3_4 ;
-__sbit __at 0xB5 P3_5 ;
-__sbit __at 0xB6 P3_6 ;
-__sbit __at 0xB7 P3_7 ;
-
-/* IP 0xB8 */
-__sbit __at 0xB8 PX0 ; /* EXTERNAL INTERRUPT 0 PRIORITY */
-__sbit __at 0xB9 PT0 ; /* TIMER 0 PRIORITY */
-__sbit __at 0xBA PX1 ; /* EXTERNAL INTERRUPT 1 PRIORITY */
-__sbit __at 0xBB PT1 ; /* TIMER 1 PRIORITY */
-__sbit __at 0xBC PS0 ; /* SERIAL PORT PRIORITY */
-__sbit __at 0xBC PS ; /* SERIAL PORT PRIORITY */
-__sbit __at 0xBD PT2 ; /* TIMER 2 PRIORITY */
-
-/* SMB0CN 0xC0 */
-__sbit __at 0xC0 SMBTOE ; /* SMBUS 0 TIMEOUT ENABLE */
-__sbit __at 0xC1 SMBFTE ; /* SMBUS 0 FREE TIMER ENABLE */
-__sbit __at 0xC2 AA ; /* SMBUS 0 ASSERT/ACKNOWLEDGE FLAG */
-__sbit __at 0xC3 SI ; /* SMBUS 0 INTERRUPT PENDING FLAG */
-__sbit __at 0xC4 STO ; /* SMBUS 0 STOP FLAG */
-__sbit __at 0xC5 STA ; /* SMBUS 0 START FLAG */
-__sbit __at 0xC6 ENSMB ; /* SMBUS 0 ENABLE */
-__sbit __at 0xC7 BUSY ; /* SMBUS 0 BUSY */
-
-/* CAN0STA 0xC0 */
-__sbit __at 0xC3 CANTXOK ; /* CAN TRANSMITTED A MESSAGE SUCCESSFULLY */
-__sbit __at 0xC4 CANRXOK ; /* CAN RECEIVED A MESSAGE SUCCESSFULLY */
-__sbit __at 0xC5 CANEPASS; /* CAN ERROR PASSIVE */
-__sbit __at 0xC6 CANEWARN; /* CAN WARNING STATUS */
-__sbit __at 0xC7 CANBOFF ; /* CAN BUSOFF STATUS */
-
-/* TMR2CN 0xC8 */
-__sbit __at 0xC8 CPRL2 ; /* TIMER 2 CAPTURE SELECT */
-__sbit __at 0xC9 CT2 ; /* TIMER 2 COUNTER SELECT */
-__sbit __at 0xCA TR2 ; /* TIMER 2 ON/OFF CONTROL */
-__sbit __at 0xCB EXEN2 ; /* TIMER 2 EXTERNAL ENABLE FLAG */
-__sbit __at 0xCE EXF2 ; /* TIMER 2 EXTERNAL FLAG */
-__sbit __at 0xCF TF2 ; /* TIMER 2 OVERFLOW FLAG */
-
-/* TMR3CN 0xC8 */
-__sbit __at 0xC8 CPRL3 ; /* TIMER 3 CAPTURE SELECT */
-__sbit __at 0xC9 CT3 ; /* TIMER 3 COUNTER SELECT */
-__sbit __at 0xCA TR3 ; /* TIMER 3 ON/OFF CONTROL */
-__sbit __at 0xCB EXEN3 ; /* TIMER 3 EXTERNAL ENABLE FLAG */
-__sbit __at 0xCE EXF3 ; /* TIMER 3 EXTERNAL FLAG */
-__sbit __at 0xCF TF3 ; /* TIMER 3 OVERFLOW FLAG */
-
-/* TMR4CN 0xC8 */
-__sbit __at 0xC8 CPRL4 ; /* TIMER 4 CAPTURE SELECT */
-__sbit __at 0xC9 CT4 ; /* TIMER 4 COUNTER SELECT */
-__sbit __at 0xCA TR4 ; /* TIMER 4 ON/OFF CONTROL */
-__sbit __at 0xCB EXEN4 ; /* TIMER 4 EXTERNAL ENABLE FLAG */
-__sbit __at 0xCE EXF4 ; /* TIMER 4 EXTERNAL FLAG */
-__sbit __at 0xCF TF4 ; /* TIMER 4 OVERFLOW FLAG */
-
-/* P4 0xC8 */
-__sbit __at 0xC8 P4_0 ;
-__sbit __at 0xC9 P4_1 ;
-__sbit __at 0xCA P4_2 ;
-__sbit __at 0xCB P4_3 ;
-__sbit __at 0xCC P4_4 ;
-__sbit __at 0xCD P4_5 ;
-__sbit __at 0xCE P4_6 ;
-__sbit __at 0xCF P4_7 ;
-
-/* PSW 0xD0 */
-__sbit __at 0xD0 P ; /* ACCUMULATOR PARITY FLAG */
-__sbit __at 0xD1 F1 ; /* USER FLAG 1 */
-__sbit __at 0xD2 OV ; /* OVERFLOW FLAG */
-__sbit __at 0xD3 RS0 ; /* REGISTER BANK SELECT 0 */
-__sbit __at 0xD4 RS1 ; /* REGISTER BANK SELECT 1 */
-__sbit __at 0xD5 F0 ; /* USER FLAG 0 */
-__sbit __at 0xD6 AC ; /* AUXILIARY CARRY FLAG */
-__sbit __at 0xD7 CY ; /* CARRY FLAG */
-
-/* PCA0CN 0xD8 */
-__sbit __at 0xD8 CCF0 ; /* PCA 0 MODULE 0 INTERRUPT FLAG */
-__sbit __at 0xD9 CCF1 ; /* PCA 0 MODULE 1 INTERRUPT FLAG */
-__sbit __at 0xDA CCF2 ; /* PCA 0 MODULE 2 INTERRUPT FLAG */
-__sbit __at 0xDB CCF3 ; /* PCA 0 MODULE 3 INTERRUPT FLAG */
-__sbit __at 0xDC CCF4 ; /* PCA 0 MODULE 4 INTERRUPT FLAG */
-__sbit __at 0xDD CCF5 ; /* PCA 0 MODULE 5 INTERRUPT FLAG */
-__sbit __at 0xDE CR ; /* PCA 0 COUNTER RUN CONTROL BIT */
-__sbit __at 0xDF CF ; /* PCA 0 COUNTER OVERFLOW FLAG */
-
-/* DMA0CN 0xD8 */
-__sbit __at 0xD8 DMA0DO0 ; /* ADC0 Data Overflow Warning Flag */
-__sbit __at 0xD9 DMA0DO1 ; /* ADC1 Data Overflow Warning Flag */
-__sbit __at 0xDA DMA0DOE ; /* Data Overflow Warning Interrupt Enable */
-__sbit __at 0xDB DMA0DE0 ; /* ADC0 Data Overflow Error Flag */
-__sbit __at 0xDC DMA0DE1 ; /* ADC1 Data Overflow Error Flag */
-__sbit __at 0xDD DMA0MD ; /* DMA0 Mode Select */
-__sbit __at 0xDE DMA0INT ; /* DMA0 Operations Complete Flag */
-__sbit __at 0xDF DMA0EN ; /* DMA0 Enable */
-
-/* P5 0xD8 */
-__sbit __at 0xD8 P5_0 ;
-__sbit __at 0xD9 P5_1 ;
-__sbit __at 0xDA P5_2 ;
-__sbit __at 0xDB P5_3 ;
-__sbit __at 0xDC P5_4 ;
-__sbit __at 0xDD P5_5 ;
-__sbit __at 0xDE P5_6 ;
-__sbit __at 0xDF P5_7 ;
-
-/* ADC0CN 0xE8 */
-__sbit __at 0xE9 AD0WINT ; /* ADC 0 WINDOW INTERRUPT FLAG */
-__sbit __at 0xEA AD0CM0 ; /* ADC 0 CONVERT START MODE BIT 0 */
-__sbit __at 0xEB AD0CM1 ; /* ADC 0 CONVERT START MODE BIT 1 */
-__sbit __at 0xEC AD0BUSY ; /* ADC 0 BUSY FLAG */
-__sbit __at 0xED AD0INT ; /* ADC 0 EOC INTERRUPT FLAG */
-__sbit __at 0xEE AD0TM ; /* ADC 0 TRACK MODE */
-__sbit __at 0xEF AD0EN ; /* ADC 0 ENABLE */
-
-/* ADC1CN 0xE8 */
-__sbit __at 0xE9 AD1CM0 ; /* ADC 1 CONVERT START MODE BIT 0 */
-__sbit __at 0xEA AD1CM1 ; /* ADC 1 CONVERT START MODE BIT 1 */
-__sbit __at 0xEB AD1CM2 ; /* ADC 1 CONVERT START MODE BIT 1 */
-__sbit __at 0xEC AD1BUSY ; /* ADC 1 BUSY FLAG */
-__sbit __at 0xED AD1INT ; /* ADC 1 EOC INTERRUPT FLAG */
-__sbit __at 0xEE AD1TM ; /* ADC 1 TRACK MODE */
-__sbit __at 0xEF AD1EN ; /* ADC 1 ENABLE */
-
-/* ADC2CN 0xE8 */
-__sbit __at 0xE8 AD2LJST ; /* ADC 2 LEFT JUSTIFY SELECT */
-__sbit __at 0xE9 AD2WINT ; /* ADC 2 WINDOW INTERRUPT FLAG */
-__sbit __at 0xEA AD2CM0 ; /* ADC 2 CONVERT START MODE BIT 0 */
-__sbit __at 0xEB AD2CM1 ; /* ADC 2 CONVERT START MODE BIT 1 */
-__sbit __at 0xEC AD2BUSY ; /* ADC 2 BUSY FLAG */
-__sbit __at 0xED AD2INT ; /* ADC 2 EOC INTERRUPT FLAG */
-__sbit __at 0xEE AD2TM ; /* ADC 2 TRACK MODE */
-__sbit __at 0xEF AD2EN ; /* ADC 2 ENABLE */
-
-/* P6 0xE8 */
-__sbit __at 0xE8 P6_0 ;
-__sbit __at 0xE9 P6_1 ;
-__sbit __at 0xEA P6_2 ;
-__sbit __at 0xEB P6_3 ;
-__sbit __at 0xEC P6_4 ;
-__sbit __at 0xED P6_5 ;
-__sbit __at 0xEE P6_6 ;
-__sbit __at 0xEF P6_7 ;
-
-/* SPI0CN 0xF8 */
-__sbit __at 0xF8 SPIEN ; /* SPI 0 SPI ENABLE */
-__sbit __at 0xF9 TXBMT ; /* SPI 0 TX BUFFER EMPTY FLAG */
-__sbit __at 0xFA NSSMD0 ; /* SPI 0 SLAVE SELECT MODE 0 */
-__sbit __at 0xFB NSSMD1 ; /* SPI 0 SLAVE SELECT MODE 1 */
-__sbit __at 0xFC RXOVRN ; /* SPI 0 RX OVERRUN FLAG */
-__sbit __at 0xFD MODF ; /* SPI 0 MODE FAULT FLAG */
-__sbit __at 0xFE WCOL ; /* SPI 0 WRITE COLLISION FLAG */
-__sbit __at 0xFF SPIF ; /* SPI 0 INTERRUPT FLAG */
-
-/* CAN0CN 0xF8 */
-__sbit __at 0xF8 CANINIT ; /* CAN INITIALIZATION */
-__sbit __at 0xF9 CANIE ; /* CAN MODULE INTERRUPT ENABLE */
-__sbit __at 0xFA CANSIE ; /* CAN STATUS CHANGE INTERRUPT ENABLE */
-__sbit __at 0xFB CANEIE ; /* CAN ERROR INTERRUPT ENABLE */
-__sbit __at 0xFC CANIF ; /* CAN INTERRUPT FLAG */
-__sbit __at 0xFD CANDAR ; /* CAN DISABLE AUTOMATIC RETRANSMISSION */
-__sbit __at 0xFE CANCCE ; /* CAN CONFIGURATION CHANGE ENABLE */
-__sbit __at 0xFF CANTEST ; /* CAN TEST MODE ENABLE */
-
-/* DMA0CF 0xF8 */
-__sbit __at 0xF8 DMA0EO ; /* END-OF-OPERATION FLAG */
-__sbit __at 0xF9 DMA0EOE ; /* END-OF-OPERATION INTERRUPT ENABLE */
-__sbit __at 0xFA DMA0CI ; /* REPEAT COUNTER OVERFLOW FLAG */
-__sbit __at 0xFB DMA0CIE ; /* REPEAT COUNTER OVERFLOW INTERRUPT ENABLE */
-__sbit __at 0xFE DMA0XBY ; /* OFF-CHIP XRAM BUSY FLAG */
-__sbit __at 0xFF DMA0HLT ; /* HALT DMA0 OFF-CHIP XRAM ACCESS */
-
-/* P7 0xF8 */
-__sbit __at 0xF8 P7_0 ;
-__sbit __at 0xF9 P7_1 ;
-__sbit __at 0xFA P7_2 ;
-__sbit __at 0xFB P7_3 ;
-__sbit __at 0xFC P7_4 ;
-__sbit __at 0xFD P7_5 ;
-__sbit __at 0xFE P7_6 ;
-__sbit __at 0xFF P7_7 ;
-
-
-/* Predefined SFR Bit Masks */
-
-#define IDLE 0x01 /* PCON */
-#define STOP 0x02 /* PCON */
-#define ECCF 0x01 /* PCA0CPMn */
-#define PWM 0x02 /* PCA0CPMn */
-#define TOG 0x04 /* PCA0CPMn */
-#define MAT 0x08 /* PCA0CPMn */
-#define CAPN 0x10 /* PCA0CPMn */
-#define CAPP 0x20 /* PCA0CPMn */
-#define ECOM 0x40 /* PCA0CPMn */
-#define PWM16 0x80 /* PCA0CPMn */
-#define PORSF 0x02 /* RSTSRC */
-#define SWRSF 0x10 /* RSTSRC */
-
-
-/* SFR PAGE DEFINITIONS */
-
-#define CONFIG_PAGE 0x0F /* SYSTEM AND PORT CONFIGURATION PAGE */
-#define LEGACY_PAGE 0x00 /* LEGACY SFR PAGE */
-#define TIMER01_PAGE 0x00 /* TIMER 0 AND TIMER 1 */
-#define CPT0_PAGE 0x01 /* COMPARATOR 0 */
-#define CPT1_PAGE 0x02 /* COMPARATOR 1 */
-#define CPT2_PAGE 0x03 /* COMPARATOR 2 */
-#define UART0_PAGE 0x00 /* UART 0 */
-#define UART1_PAGE 0x01 /* UART 1 */
-#define SPI0_PAGE 0x00 /* SPI 0 */
-#define EMI0_PAGE 0x00 /* EXTERNAL MEMORY INTERFACE */
-#define ADC0_PAGE 0x00 /* ADC 0 */
-#define ADC1_PAGE 0x01 /* ADC 1 */
-#define ADC2_PAGE 0x02 /* ADC 2 */
-#define SMB0_PAGE 0x00 /* SMBUS 0 */
-#define TMR2_PAGE 0x00 /* TIMER 2 */
-#define TMR3_PAGE 0x01 /* TIMER 3 */
-#define TMR4_PAGE 0x02 /* TIMER 4 */
-#define DAC0_PAGE 0x00 /* DAC 0 */
-#define DAC1_PAGE 0x01 /* DAC 1 */
-#define PCA0_PAGE 0x00 /* PCA 0 */
-#define DMA0_PAGE 0x03 /* DMA 0 */
-#define CAN0_PAGE 0x01 /* CAN 0 */
-
-#endif
+++ /dev/null
-/*---------------------------------------------------------------------------
- Register Declarations for the Cygnal/SiLabs C8051F12x-F13x Processor Range
-
- Copyright (C) 2003 - Maarten Brock, sourceforge.brock@dse.nl
-
- This library is free software; you can redistribute it and/or
- modify it under the terms of the GNU Lesser General Public
- License as published by the Free Software Foundation; either
- version 2.1 of the License, or (at your option) any later version.
-
- This library is distributed in the hope that it will be useful,
- but WITHOUT ANY WARRANTY; without even the implied warranty of
- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
- Lesser General Public License for more details.
-
- You should have received a copy of the GNU Lesser General Public
- License along with this library; if not, write to the Free Software
- Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
----------------------------------------------------------------------------*/
-
-#ifndef C8051F120_H
-#define C8051F120_H
-
-
-/* BYTE Registers */
-
-/* All Pages */
-__sfr __at (0x80) P0 ; /* PORT 0 */
-__sfr __at (0x81) SP ; /* STACK POINTER */
-__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
-__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
-__sfr __at (0x84) SFRPAGE ; /* SFR PAGE SELECT */
-__sfr __at (0x85) SFRNEXT ; /* SFR STACK NEXT PAGE */
-__sfr __at (0x86) SFRLAST ; /* SFR STACK LAST PAGE */
-__sfr __at (0x87) PCON ; /* POWER CONTROL */
-__sfr __at (0x90) P1 ; /* PORT 1 */
-__sfr __at (0xA0) P2 ; /* PORT 2 */
-__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
-__sfr __at (0xB0) P3 ; /* PORT 3 */
-__sfr __at (0xB1) PSBANK ; /* FLASH BANK SELECT */
-__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
-__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
-__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
-__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
-__sfr __at (0xE7) EIE2 ; /* EXTERNAL INTERRUPT ENABLE 2 */
-__sfr __at (0xF0) B ; /* B REGISTER */
-__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
-__sfr __at (0xF7) EIP2 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 2 */
-__sfr __at (0xFF) WDTCN ; /* WATCHDOG TIMER CONTROL */
-
-/* Page 0x00 */
-__sfr __at (0x88) TCON ; /* TIMER CONTROL */
-__sfr __at (0x89) TMOD ; /* TIMER MODE */
-__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
-__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
-__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
-__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
-__sfr __at (0x8E) CKCON ; /* TIMER 0/1 CLOCK CONTROL */
-__sfr __at (0x8F) PSCTL ; /* FLASH WRITE/ERASE CONTROL */
-__sfr __at (0x91) SSTA0 ; /* UART 0 STATUS */
-__sfr __at (0x98) SCON0 ; /* UART 0 CONTROL */
-__sfr __at (0x98) SCON ; /* UART 0 CONTROL */
-__sfr __at (0x99) SBUF0 ; /* UART 0 BUFFER */
-__sfr __at (0x99) SBUF ; /* UART 0 BUFFER */
-__sfr __at (0x9A) SPI0CFG ; /* SPI 0 CONFIGURATION */
-__sfr __at (0x9B) SPI0DAT ; /* SPI 0 DATA */
-__sfr __at (0x9D) SPI0CKR ; /* SPI 0 CLOCK RATE CONTROL */
-__sfr __at (0xA1) EMI0TC ; /* EMIF TIMING CONTROL */
-__sfr __at (0xA2) EMI0CN ; /* EMIF CONTROL */
-__sfr __at (0xA2) _XPAGE ; /* XDATA/PDATA PAGE */
-__sfr __at (0xA3) EMI0CF ; /* EMIF CONFIGURATION */
-__sfr __at (0xA9) SADDR0 ; /* UART 0 SLAVE ADDRESS */
-__sfr __at (0xB7) FLSCL ; /* FLASH SCALE */
-__sfr __at (0xB9) SADEN0 ; /* UART 0 SLAVE ADDRESS MASK */
-__sfr __at (0xBA) AMX0CF ; /* ADC 0 MUX CONFIGURATION */
-__sfr __at (0xBB) AMX0SL ; /* ADC 0 MUX CHANNEL SELECTION */
-__sfr __at (0xBC) ADC0CF ; /* ADC 0 CONFIGURATION */
-__sfr __at (0xBE) ADC0L ; /* ADC 0 DATA - LOW BYTE */
-__sfr __at (0xBF) ADC0H ; /* ADC 0 DATA - HIGH BYTE */
-__sfr __at (0xC0) SMB0CN ; /* SMBUS 0 CONTROL */
-__sfr __at (0xC1) SMB0STA ; /* SMBUS 0 STATUS */
-__sfr __at (0xC2) SMB0DAT ; /* SMBUS 0 DATA */
-__sfr __at (0xC3) SMB0ADR ; /* SMBUS 0 SLAVE ADDRESS */
-__sfr __at (0xC4) ADC0GTL ; /* ADC 0 GREATER-THAN REGISTER - LOW BYTE */
-__sfr __at (0xC5) ADC0GTH ; /* ADC 0 GREATER-THAN REGISTER - HIGH BYTE */
-__sfr __at (0xC6) ADC0LTL ; /* ADC 0 LESS-THAN REGISTER - LOW BYTE */
-__sfr __at (0xC7) ADC0LTH ; /* ADC 0 LESS-THAN REGISTER - HIGH BYTE */
-__sfr __at (0xC8) TMR2CN ; /* TIMER 2 CONTROL */
-__sfr __at (0xC9) TMR2CF ; /* TIMER 2 CONFIGURATION */
-__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0xCC) TMR2L ; /* TIMER 2 - LOW BYTE */
-__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
-__sfr __at (0xCD) TMR2H ; /* TIMER 2 - HIGH BYTE */
-__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
-__sfr __at (0xCF) SMB0CR ; /* SMBUS 0 CLOCK RATE */
-__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
-__sfr __at (0xD2) DAC0L ; /* DAC 0 REGISTER - LOW BYTE */
-__sfr __at (0xD3) DAC0H ; /* DAC 0 REGISTER - HIGH BYTE */
-__sfr __at (0xD4) DAC0CN ; /* DAC 0 CONTROL */
-__sfr __at (0xD8) PCA0CN ; /* PCA 0 COUNTER CONTROL */
-__sfr __at (0xD9) PCA0MD ; /* PCA 0 COUNTER MODE */
-__sfr __at (0xDA) PCA0CPM0 ; /* PCA 0 MODULE 0 CONTROL */
-__sfr __at (0xDB) PCA0CPM1 ; /* PCA 0 MODULE 1 CONTROL */
-__sfr __at (0xDC) PCA0CPM2 ; /* PCA 0 MODULE 2 CONTROL */
-__sfr __at (0xDD) PCA0CPM3 ; /* PCA 0 MODULE 3 CONTROL */
-__sfr __at (0xDE) PCA0CPM4 ; /* PCA 0 MODULE 4 CONTROL */
-__sfr __at (0xDF) PCA0CPM5 ; /* PCA 0 MODULE 5 CONTROL */
-__sfr __at (0xE1) PCA0CPL5 ; /* PCA 0 MODULE 5 CAPTURE/COMPARE - LOW BYTE */
-__sfr __at (0xE2) PCA0CPH5 ; /* PCA 0 MODULE 5 CAPTURE/COMPARE - HIGH BYTE */
-__sfr __at (0xE8) ADC0CN ; /* ADC 0 CONTROL */
-__sfr __at (0xE9) PCA0CPL2 ; /* PCA 0 MODULE 2 CAPTURE/COMPARE - LOW BYTE */
-__sfr __at (0xEA) PCA0CPH2 ; /* PCA 0 MODULE 2 CAPTURE/COMPARE - HIGH BYTE */
-__sfr __at (0xEB) PCA0CPL3 ; /* PCA 0 MODULE 3 CAPTURE/COMPARE - LOW BYTE */
-__sfr __at (0xEC) PCA0CPH3 ; /* PCA 0 MODULE 3 CAPTURE/COMPARE - HIGH BYTE */
-__sfr __at (0xED) PCA0CPL4 ; /* PCA 0 MODULE 4 CAPTURE/COMPARE - LOW BYTE */
-__sfr __at (0xEE) PCA0CPH4 ; /* PCA 0 MODULE 4 CAPTURE/COMPARE - HIGH BYTE */
-__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
-__sfr __at (0xF8) SPI0CN ; /* SPI 0 CONTROL */
-__sfr __at (0xF9) PCA0L ; /* PCA 0 TIMER - LOW BYTE */
-__sfr __at (0xFA) PCA0H ; /* PCA 0 TIMER - HIGH BYTE */
-__sfr __at (0xFB) PCA0CPL0 ; /* PCA 0 MODULE 0 CAPTURE/COMPARE - LOW BYTE */
-__sfr __at (0xFC) PCA0CPH0 ; /* PCA 0 MODULE 0 CAPTURE/COMPARE - HIGH BYTE */
-__sfr __at (0xFD) PCA0CPL1 ; /* PCA 0 MODULE 1 CAPTURE/COMPARE - LOW BYTE */
-__sfr __at (0xFE) PCA0CPH1 ; /* PCA 0 MODULE 1 CAPTURE/COMPARE - HIGH BYTE */
-
-/* Page 0x01 */
-__sfr __at (0x88) CPT0CN ; /* COMPARATOR 0 CONTROL */
-__sfr __at (0x89) CPT0MD ; /* COMPARATOR 0 CONFIGURATION */
-__sfr __at (0x98) SCON1 ; /* UART 1 CONTROL */
-__sfr __at (0x99) SBUF1 ; /* UART 1 BUFFER */
-__sfr __at (0xC8) TMR3CN ; /* TIMER 3 CONTROL */
-__sfr __at (0xC9) TMR3CF ; /* TIMER 3 CONFIGURATION */
-__sfr __at (0xCA) RCAP3L ; /* TIMER 3 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0xCB) RCAP3H ; /* TIMER 3 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0xCC) TMR3L ; /* TIMER 3 - LOW BYTE */
-__sfr __at (0xCD) TMR3H ; /* TIMER 3 - HIGH BYTE */
-__sfr __at (0xD2) DAC1L ; /* DAC 1 REGISTER - LOW BYTE */
-__sfr __at (0xD3) DAC1H ; /* DAC 1 REGISTER - HIGH BYTE */
-__sfr __at (0xD4) DAC1CN ; /* DAC 1 CONTROL */
-
-/* Page 0x02 */
-__sfr __at (0x88) CPT1CN ; /* COMPARATOR 1 CONTROL */
-__sfr __at (0x89) CPT1MD ; /* COMPARATOR 1 CONFIGURATION */
-__sfr __at (0xBA) AMX2CF ; /* ADC 2 MUX CONFIGURATION */
-__sfr __at (0xBB) AMX2SL ; /* ADC 2 MUX CHANNEL SELECTION */
-__sfr __at (0xBC) ADC2CF ; /* ADC 2 CONFIGURATION */
-__sfr __at (0xBE) ADC2 ; /* ADC 2 DATA */
-__sfr __at (0xC4) ADC2GT ; /* ADC 2 GREATER-THAN REGISTER */
-__sfr __at (0xC6) ADC2LT ; /* ADC 2 LESS-THAN REGISTER */
-__sfr __at (0xC8) TMR4CN ; /* TIMER 4 CONTROL */
-__sfr __at (0xC9) TMR4CF ; /* TIMER 4 CONFIGURATION */
-__sfr __at (0xCA) RCAP4L ; /* TIMER 4 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0xCB) RCAP4H ; /* TIMER 4 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0xCC) TMR4L ; /* TIMER 4 - LOW BYTE */
-__sfr __at (0xCD) TMR4H ; /* TIMER 4 - HIGH BYTE */
-__sfr __at (0xE8) ADC2CN ; /* ADC 2 CONTROL */
-
-/* Page 0x03 */
-__sfr __at (0x91) MAC0BL ; /* MAC0 B Register Low Byte */
-__sfr __at (0x92) MAC0BH ; /* MAC0 B Register High Byte */
-__sfr __at (0x93) MAC0ACC0 ; /* MAC0 Accumulator Byte 0 (LSB) */
-__sfr __at (0x94) MAC0ACC1 ; /* MAC0 Accumulator Byte 1 */
-__sfr __at (0x95) MAC0ACC2 ; /* MAC0 Accumulator Byte 2 */
-__sfr __at (0x96) MAC0ACC3 ; /* MAC0 Accumulator Byte 3 (MSB) */
-__sfr __at (0x97) MAC0OVR ; /* MAC0 Accumulator Overflow */
-__sfr __at (0xC0) MAC0STA ; /* MAC0 Status Register */
-__sfr __at (0xC1) MAC0AL ; /* MAC0 A Register Low Byte */
-__sfr __at (0xC2) MAC0AH ; /* MAC0 A Register High Byte */
-__sfr __at (0xC3) MAC0CF ; /* MAC0 Configuration */
-__sfr __at (0xCE) MAC0RNDL ; /* MAC0 Rounding Register Low Byte */
-__sfr __at (0xCF) MAC0RNDH ; /* MAC0 Rounding Register High Byte */
-
-/* Page 0x0F */
-__sfr __at (0x88) FLSTAT ; /* FLASH STATUS */
-__sfr __at (0x89) PLL0CN ; /* PLL 0 CONTROL */
-__sfr __at (0x8A) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
-__sfr __at (0x8B) OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */
-__sfr __at (0x8C) OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
-__sfr __at (0x8D) PLL0DIV ; /* PLL 0 DIVIDER */
-__sfr __at (0x8E) PLL0MUL ; /* PLL 0 MULTIPLIER */
-__sfr __at (0x8F) PLL0FLT ; /* PLL 0 FILTER */
-__sfr __at (0x96) SFRPGCN ; /* SFR PAGE CONTROL */
-__sfr __at (0x97) CLKSEL ; /* SYSTEM CLOCK SELECT */
-__sfr __at (0x9A) CCH0MA ; /* CACHE MISS ACCUMULATOR */
-__sfr __at (0x9C) P4MDOUT ; /* PORT 4 OUTPUT MODE */
-__sfr __at (0x9D) P5MDOUT ; /* PORT 5 OUTPUT MODE */
-__sfr __at (0x9E) P6MDOUT ; /* PORT 6 OUTPUT MODE */
-__sfr __at (0x9F) P7MDOUT ; /* PORT 7 OUTPUT MODE */
-__sfr __at (0xA1) CCH0CN ; /* CACHE CONTROL */
-__sfr __at (0xA2) CCH0TN ; /* CACHE TUNING REGISTER */
-__sfr __at (0xA3) CCH0LC ; /* CACHE LOCK */
-__sfr __at (0xA4) P0MDOUT ; /* PORT 0 OUTPUT MODE */
-__sfr __at (0xA5) P1MDOUT ; /* PORT 1 OUTPUT MODE */
-__sfr __at (0xA6) P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA7) P3MDOUT ; /* PORT 3 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xAD) P1MDIN ; /* PORT 1 INPUT MODE */
-__sfr __at (0xB7) FLACL ; /* FLASH ACCESS LIMIT */
-__sfr __at (0xC8) P4 ; /* PORT 4 */
-__sfr __at (0xD8) P5 ; /* PORT 5 */
-__sfr __at (0xE1) XBR0 ; /* CROSSBAR CONFIGURATION REGISTER 0 */
-__sfr __at (0xE2) XBR1 ; /* CROSSBAR CONFIGURATION REGISTER 1 */
-__sfr __at (0xE3) XBR2 ; /* CROSSBAR CONFIGURATION REGISTER 2 */
-__sfr __at (0xE8) P6 ; /* PORT 6 */
-__sfr __at (0xF8) P7 ; /* PORT 7 */
-
-
-/* WORD/DWORD Registers */
-
-/* Page 0x00 */
-__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
-__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
-__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
-__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
-__sfr16 __at (0xBFBE) ADC0 ; /* ADC 0 DATA WORD */
-__sfr16 __at (0xC5C4) ADC0GT ; /* ADC 0 GREATER-THAN REGISTER WORD */
-__sfr16 __at (0xC7C6) ADC0LT ; /* ADC 0 LESS-THAN REGISTER WORD */
-__sfr16 __at (0xD3D2) DAC0 ; /* DAC 0 REGISTER WORD */
-__sfr16 __at (0xFAF9) PCA0 ; /* PCA 0 TIMER COUNTER */
-__sfr16 __at (0xFCFB) PCA0CP0 ; /* PCA 0 MODULE 0 CAPTURE/COMPARE WORD */
-__sfr16 __at (0xFEFD) PCA0CP1 ; /* PCA 0 MODULE 1 CAPTURE/COMPARE WORD */
-__sfr16 __at (0xEAE9) PCA0CP2 ; /* PCA 0 MODULE 2 CAPTURE/COMPARE WORD */
-__sfr16 __at (0xECEB) PCA0CP3 ; /* PCA 0 MODULE 3 CAPTURE/COMPARE WORD */
-__sfr16 __at (0xEEED) PCA0CP4 ; /* PCA 0 MODULE 4 CAPTURE/COMPARE WORD */
-__sfr16 __at (0xE2E1) PCA0CP5 ; /* PCA 0 MODULE 5 CAPTURE/COMPARE WORD */
-
-/* Page 0x01 */
-__sfr16 __at (0xCDCC) TMR3 ; /* TIMER 3 COUNTER */
-__sfr16 __at (0xCBCA) RCAP3 ; /* TIMER 3 CAPTURE REGISTER WORD */
-__sfr16 __at (0xD3D2) DAC1 ; /* DAC 1 REGISTER WORD */
-
-/* Page 0x02 */
-__sfr16 __at (0xCDCC) TMR4 ; /* TIMER 4 COUNTER */
-__sfr16 __at (0xCBCA) RCAP4 ; /* TIMER 4 CAPTURE REGISTER WORD */
-
-/* Page 0x03 */
-__sfr16 __at (0xC2C1) MAC0A ; /* MAC0 A Register */
- /* No sfr16 definition for MAC0B because MAC0BL must be written last */
-__sfr32 __at (0x96959493) MAC0ACC ; /* MAC0 Accumulator */
-__sfr16 __at (0xCFCE) MAC0RND ; /* MAC0 Rounding Register */
-
-
-/* BIT Registers */
-
-/* P0 0x80 */
-__sbit __at (0x80) P0_0 ;
-__sbit __at (0x81) P0_1 ;
-__sbit __at (0x82) P0_2 ;
-__sbit __at (0x83) P0_3 ;
-__sbit __at (0x84) P0_4 ;
-__sbit __at (0x85) P0_5 ;
-__sbit __at (0x86) P0_6 ;
-__sbit __at (0x87) P0_7 ;
-
-/* TCON 0x88 */
-__sbit __at (0x88) IT0 ; /* EXT. INTERRUPT 0 TYPE */
-__sbit __at (0x89) IE0 ; /* EXT. INTERRUPT 0 EDGE FLAG */
-__sbit __at (0x8A) IT1 ; /* EXT. INTERRUPT 1 TYPE */
-__sbit __at (0x8B) IE1 ; /* EXT. INTERRUPT 1 EDGE FLAG */
-__sbit __at (0x8C) TR0 ; /* TIMER 0 ON/OFF CONTROL */
-__sbit __at (0x8D) TF0 ; /* TIMER 0 OVERFLOW FLAG */
-__sbit __at (0x8E) TR1 ; /* TIMER 1 ON/OFF CONTROL */
-__sbit __at (0x8F) TF1 ; /* TIMER 1 OVERFLOW FLAG */
-
-/* CPT0CN 0x88 */
-__sbit __at (0x88) CP0HYN0 ; /* COMPARATOR 0 NEGATIVE HYSTERESIS 0 */
-__sbit __at (0x89) CP0HYN1 ; /* COMPARATOR 0 NEGATIVE HYSTERESIS 1 */
-__sbit __at (0x8A) CP0HYP0 ; /* COMPARATOR 0 POSITIVE HYSTERESIS 0 */
-__sbit __at (0x8B) CP0HYP1 ; /* COMPARATOR 0 POSITIVE HYSTERESIS 1 */
-__sbit __at (0x8C) CP0FIF ; /* COMPARATOR 0 FALLING EDGE INTERRUPT */
-__sbit __at (0x8D) CP0RIF ; /* COMPARATOR 0 RISING EDGE INTERRUPT */
-__sbit __at (0x8E) CP0OUT ; /* COMPARATOR 0 OUTPUT */
-__sbit __at (0x8F) CP0EN ; /* COMPARATOR 0 ENABLE */
-
-/* CPT1CN 0x88 */
-__sbit __at (0x88) CP1HYN0 ; /* COMPARATOR 1 NEGATIVE HYSTERESIS 0 */
-__sbit __at (0x89) CP1HYN1 ; /* COMPARATOR 1 NEGATIVE HYSTERESIS 1 */
-__sbit __at (0x8A) CP1HYP0 ; /* COMPARATOR 1 POSITIVE HYSTERESIS 0 */
-__sbit __at (0x8B) CP1HYP1 ; /* COMPARATOR 1 POSITIVE HYSTERESIS 1 */
-__sbit __at (0x8C) CP1FIF ; /* COMPARATOR 1 FALLING EDGE INTERRUPT */
-__sbit __at (0x8D) CP1RIF ; /* COMPARATOR 1 RISING EDGE INTERRUPT */
-__sbit __at (0x8E) CP1OUT ; /* COMPARATOR 1 OUTPUT */
-__sbit __at (0x8F) CP1EN ; /* COMPARATOR 1 ENABLE */
-
-/* FLSTAT 0x88 */
-__sbit __at (0x88) FLHBUSY ; /* FLASH BUSY */
-
-/* P1 0x90 */
-__sbit __at (0x90) P1_0 ;
-__sbit __at (0x91) P1_1 ;
-__sbit __at (0x92) P1_2 ;
-__sbit __at (0x93) P1_3 ;
-__sbit __at (0x94) P1_4 ;
-__sbit __at (0x95) P1_5 ;
-__sbit __at (0x96) P1_6 ;
-__sbit __at (0x97) P1_7 ;
-
-/* SCON0 0x98 */
-__sbit __at (0x98) RI0 ; /* UART 0 RX INTERRUPT FLAG */
-__sbit __at (0x98) RI ; /* UART 0 RX INTERRUPT FLAG */
-__sbit __at (0x99) TI0 ; /* UART 0 TX INTERRUPT FLAG */
-__sbit __at (0x99) TI ; /* UART 0 TX INTERRUPT FLAG */
-__sbit __at (0x9A) RB80 ; /* UART 0 RX BIT 8 */
-__sbit __at (0x9B) TB80 ; /* UART 0 TX BIT 8 */
-__sbit __at (0x9C) REN0 ; /* UART 0 RX ENABLE */
-__sbit __at (0x9C) REN ; /* UART 0 RX ENABLE */
-__sbit __at (0x9D) SM20 ; /* UART 0 MULTIPROCESSOR EN */
-__sbit __at (0x9E) SM10 ; /* UART 0 MODE 1 */
-__sbit __at (0x9F) SM00 ; /* UART 0 MODE 0 */
-
-/* SCON1 0x98 */
-__sbit __at (0x98) RI1 ; /* UART 1 RX INTERRUPT FLAG */
-__sbit __at (0x99) TI1 ; /* UART 1 TX INTERRUPT FLAG */
-__sbit __at (0x9A) RB81 ; /* UART 1 RX BIT 8 */
-__sbit __at (0x9B) TB81 ; /* UART 1 TX BIT 8 */
-__sbit __at (0x9C) REN1 ; /* UART 1 RX ENABLE */
-__sbit __at (0x9D) MCE1 ; /* UART 1 MCE */
-__sbit __at (0x9F) S1MODE ; /* UART 1 MODE */
-
-/* P2 0xA0 */
-__sbit __at (0xA0) P2_0 ;
-__sbit __at (0xA1) P2_1 ;
-__sbit __at (0xA2) P2_2 ;
-__sbit __at (0xA3) P2_3 ;
-__sbit __at (0xA4) P2_4 ;
-__sbit __at (0xA5) P2_5 ;
-__sbit __at (0xA6) P2_6 ;
-__sbit __at (0xA7) P2_7 ;
-
-/* IE 0xA8 */
-__sbit __at (0xA8) EX0 ; /* EXTERNAL INTERRUPT 0 ENABLE */
-__sbit __at (0xA9) ET0 ; /* TIMER 0 INTERRUPT ENABLE */
-__sbit __at (0xAA) EX1 ; /* EXTERNAL INTERRUPT 1 ENABLE */
-__sbit __at (0xAB) ET1 ; /* TIMER 1 INTERRUPT ENABLE */
-__sbit __at (0xAC) ES0 ; /* UART0 INTERRUPT ENABLE */
-__sbit __at (0xAC) ES ; /* UART0 INTERRUPT ENABLE */
-__sbit __at (0xAD) ET2 ; /* TIMER 2 INTERRUPT ENABLE */
-__sbit __at (0xAF) EA ; /* GLOBAL INTERRUPT ENABLE */
-
-/* P3 0xB0 */
-__sbit __at (0xB0) P3_0 ;
-__sbit __at (0xB1) P3_1 ;
-__sbit __at (0xB2) P3_2 ;
-__sbit __at (0xB3) P3_3 ;
-__sbit __at (0xB4) P3_4 ;
-__sbit __at (0xB5) P3_5 ;
-__sbit __at (0xB6) P3_6 ;
-__sbit __at (0xB7) P3_7 ;
-
-/* IP 0xB8 */
-__sbit __at (0xB8) PX0 ; /* EXTERNAL INTERRUPT 0 PRIORITY */
-__sbit __at (0xB9) PT0 ; /* TIMER 0 PRIORITY */
-__sbit __at (0xBA) PX1 ; /* EXTERNAL INTERRUPT 1 PRIORITY */
-__sbit __at (0xBB) PT1 ; /* TIMER 1 PRIORITY */
-__sbit __at (0xBC) PS0 ; /* SERIAL PORT PRIORITY */
-__sbit __at (0xBC) PS ; /* SERIAL PORT PRIORITY */
-__sbit __at (0xBD) PT2 ; /* TIMER 2 PRIORITY */
-
-/* SMB0CN 0xC0 */
-__sbit __at (0xC0) SMBTOE ; /* SMBUS 0 TIMEOUT ENABLE */
-__sbit __at (0xC1) SMBFTE ; /* SMBUS 0 FREE TIMER ENABLE */
-__sbit __at (0xC2) AA ; /* SMBUS 0 ASSERT/ACKNOWLEDGE FLAG */
-__sbit __at (0xC3) SI ; /* SMBUS 0 INTERRUPT PENDING FLAG */
-__sbit __at (0xC4) STO ; /* SMBUS 0 STOP FLAG */
-__sbit __at (0xC5) STA ; /* SMBUS 0 START FLAG */
-__sbit __at (0xC6) ENSMB ; /* SMBUS 0 ENABLE */
-__sbit __at (0xC7) BUSY ; /* SMBUS 0 BUSY */
-
-/* MAC0STA 0xC0 */
-__sbit __at (0xC0) MAC0N ; /* MAC 0 NEGATIVE FLAG */
-__sbit __at (0xC1) MAC0SO ; /* MAC 0 SOFT OVERFLOW FLAG */
-__sbit __at (0xC2) MAC0Z ; /* MAC 0 ZERO FLAG */
-__sbit __at (0xC3) MAC0HO ; /* MAC 0 HARD OVERFLOW FLAG */
-
-/* TMR2CN 0xC8 */
-__sbit __at (0xC8) CPRL2 ; /* TIMER 2 CAPTURE SELECT */
-__sbit __at (0xC9) CT2 ; /* TIMER 2 COUNTER SELECT */
-__sbit __at (0xCA) TR2 ; /* TIMER 2 ON/OFF CONTROL */
-__sbit __at (0xCB) EXEN2 ; /* TIMER 2 EXTERNAL ENABLE FLAG */
-__sbit __at (0xCE) EXF2 ; /* TIMER 2 EXTERNAL FLAG */
-__sbit __at (0xCF) TF2 ; /* TIMER 2 OVERFLOW FLAG */
-
-/* TMR3CN 0xC8 */
-__sbit __at (0xC8) CPRL3 ; /* TIMER 3 CAPTURE SELECT */
-__sbit __at (0xC9) CT3 ; /* TIMER 3 COUNTER SELECT */
-__sbit __at (0xCA) TR3 ; /* TIMER 3 ON/OFF CONTROL */
-__sbit __at (0xCB) EXEN3 ; /* TIMER 3 EXTERNAL ENABLE FLAG */
-__sbit __at (0xCE) EXF3 ; /* TIMER 3 EXTERNAL FLAG */
-__sbit __at (0xCF) TF3 ; /* TIMER 3 OVERFLOW FLAG */
-
-/* TMR4CN 0xC8 */
-__sbit __at (0xC8) CPRL4 ; /* TIMER 4 CAPTURE SELECT */
-__sbit __at (0xC9) CT4 ; /* TIMER 4 COUNTER SELECT */
-__sbit __at (0xCA) TR4 ; /* TIMER 4 ON/OFF CONTROL */
-__sbit __at (0xCB) EXEN4 ; /* TIMER 4 EXTERNAL ENABLE FLAG */
-__sbit __at (0xCE) EXF4 ; /* TIMER 4 EXTERNAL FLAG */
-__sbit __at (0xCF) TF4 ; /* TIMER 4 OVERFLOW FLAG */
-
-/* P4 0xC8 */
-__sbit __at (0xC8) P4_0 ;
-__sbit __at (0xC9) P4_1 ;
-__sbit __at (0xCA) P4_2 ;
-__sbit __at (0xCB) P4_3 ;
-__sbit __at (0xCC) P4_4 ;
-__sbit __at (0xCD) P4_5 ;
-__sbit __at (0xCE) P4_6 ;
-__sbit __at (0xCF) P4_7 ;
-
-/* PSW 0xD0 */
-__sbit __at (0xD0) P ; /* ACCUMULATOR PARITY FLAG */
-__sbit __at (0xD1) F1 ; /* USER FLAG 1 */
-__sbit __at (0xD2) OV ; /* OVERFLOW FLAG */
-__sbit __at (0xD3) RS0 ; /* REGISTER BANK SELECT 0 */
-__sbit __at (0xD4) RS1 ; /* REGISTER BANK SELECT 1 */
-__sbit __at (0xD5) F0 ; /* USER FLAG 0 */
-__sbit __at (0xD6) AC ; /* AUXILIARY CARRY FLAG */
-__sbit __at (0xD7) CY ; /* CARRY FLAG */
-
-/* PCA0CN D8H */
-__sbit __at (0xD8) CCF0 ; /* PCA 0 MODULE 0 INTERRUPT FLAG */
-__sbit __at (0xD9) CCF1 ; /* PCA 0 MODULE 1 INTERRUPT FLAG */
-__sbit __at (0xDA) CCF2 ; /* PCA 0 MODULE 2 INTERRUPT FLAG */
-__sbit __at (0xDB) CCF3 ; /* PCA 0 MODULE 3 INTERRUPT FLAG */
-__sbit __at (0xDC) CCF4 ; /* PCA 0 MODULE 4 INTERRUPT FLAG */
-__sbit __at (0xDD) CCF5 ; /* PCA 0 MODULE 5 INTERRUPT FLAG */
-__sbit __at (0xDE) CR ; /* PCA 0 COUNTER RUN CONTROL BIT */
-__sbit __at (0xDF) CF ; /* PCA 0 COUNTER OVERFLOW FLAG */
-
-/* P5 0xD8 */
-__sbit __at (0xD8) P5_0 ;
-__sbit __at (0xD9) P5_1 ;
-__sbit __at (0xDA) P5_2 ;
-__sbit __at (0xDB) P5_3 ;
-__sbit __at (0xDC) P5_4 ;
-__sbit __at (0xDD) P5_5 ;
-__sbit __at (0xDE) P5_6 ;
-__sbit __at (0xDF) P5_7 ;
-
-/* ADC0CN E8H */
-__sbit __at (0xE8) AD0LJST ; /* ADC 0 RIGHT JUSTIFY DATA BIT */
-__sbit __at (0xE9) AD0WINT ; /* ADC 0 WINDOW INTERRUPT FLAG */
-__sbit __at (0xEA) AD0CM0 ; /* ADC 0 CONVERT START MODE BIT 0 */
-__sbit __at (0xEB) AD0CM1 ; /* ADC 0 CONVERT START MODE BIT 1 */
-__sbit __at (0xEC) AD0BUSY ; /* ADC 0 BUSY FLAG */
-__sbit __at (0xED) AD0INT ; /* ADC 0 EOC INTERRUPT FLAG */
-__sbit __at (0xEE) AD0TM ; /* ADC 0 TRACK MODE */
-__sbit __at (0xEF) AD0EN ; /* ADC 0 ENABLE */
-
-/* ADC2CN E8H */
-__sbit __at (0xE8) AD2WINT ; /* ADC 2 WINDOW INTERRUPT FLAG */
-__sbit __at (0xE9) AD2CM0 ; /* ADC 2 CONVERT START MODE BIT 0 */
-__sbit __at (0xEA) AD2CM1 ; /* ADC 2 CONVERT START MODE BIT 1 */
-__sbit __at (0xEB) AD2CM2 ; /* ADC 2 CONVERT START MODE BIT 2 */
-__sbit __at (0xEC) AD2BUSY ; /* ADC 2 BUSY FLAG */
-__sbit __at (0xED) AD2INT ; /* ADC 2 EOC INTERRUPT FLAG */
-__sbit __at (0xEE) AD2TM ; /* ADC 2 TRACK MODE */
-__sbit __at (0xEF) AD2EN ; /* ADC 2 ENABLE */
-
-/* P6 0xE8 */
-__sbit __at (0xE8) P6_0 ;
-__sbit __at (0xE9) P6_1 ;
-__sbit __at (0xEA) P6_2 ;
-__sbit __at (0xEB) P6_3 ;
-__sbit __at (0xEC) P6_4 ;
-__sbit __at (0xED) P6_5 ;
-__sbit __at (0xEE) P6_6 ;
-__sbit __at (0xEF) P6_7 ;
-
-/* SPI0CN F8H */
-__sbit __at (0xF8) SPIEN ; /* SPI 0 SPI ENABLE */
-__sbit __at (0xF9) TXBMT ; /* SPI 0 TX BUFFER EMPTY FLAG */
-__sbit __at (0xFA) NSSMD0 ; /* SPI 0 SLAVE SELECT MODE 0 */
-__sbit __at (0xFB) NSSMD1 ; /* SPI 0 SLAVE SELECT MODE 1 */
-__sbit __at (0xFC) RXOVRN ; /* SPI 0 RX OVERRUN FLAG */
-__sbit __at (0xFD) MODF ; /* SPI 0 MODE FAULT FLAG */
-__sbit __at (0xFE) WCOL ; /* SPI 0 WRITE COLLISION FLAG */
-__sbit __at (0xFF) SPIF ; /* SPI 0 INTERRUPT FLAG */
-
-/* P7 0xF8 */
-__sbit __at (0xF8) P7_0 ;
-__sbit __at (0xF9) P7_1 ;
-__sbit __at (0xFA) P7_2 ;
-__sbit __at (0xFB) P7_3 ;
-__sbit __at (0xFC) P7_4 ;
-__sbit __at (0xFD) P7_5 ;
-__sbit __at (0xFE) P7_6 ;
-__sbit __at (0xFF) P7_7 ;
-
-
-/* Predefined SFR Bit Masks */
-
-#define PCON_IDLE 0x01 /* PCON */
-#define PCON_STOP 0x02 /* PCON */
-#define ECCF 0x01 /* PCA0CPMn */
-#define PWM 0x02 /* PCA0CPMn */
-#define TOG 0x04 /* PCA0CPMn */
-#define MAT 0x08 /* PCA0CPMn */
-#define CAPN 0x10 /* PCA0CPMn */
-#define CAPP 0x20 /* PCA0CPMn */
-#define ECOM 0x40 /* PCA0CPMn */
-#define PWM16 0x80 /* PCA0CPMn */
-#define PINRSF 0x01 /* RSTSRC */
-#define PORSF 0x02 /* RSTSRC */
-#define SWRSF 0x10 /* RSTSRC */
-
-
-/* SFR PAGE DEFINITIONS */
-
-#define CONFIG_PAGE 0x0F /* SYSTEM AND PORT CONFIGURATION PAGE */
-#define LEGACY_PAGE 0x00 /* LEGACY SFR PAGE */
-#define TIMER01_PAGE 0x00 /* TIMER 0 AND TIMER 1 */
-#define CPT0_PAGE 0x01 /* COMPARATOR 0 */
-#define CPT1_PAGE 0x02 /* COMPARATOR 1 */
-#define UART0_PAGE 0x00 /* UART 0 */
-#define UART1_PAGE 0x01 /* UART 1 */
-#define SPI0_PAGE 0x00 /* SPI 0 */
-#define EMI0_PAGE 0x00 /* EXTERNAL MEMORY INTERFACE */
-#define ADC0_PAGE 0x00 /* ADC 0 */
-#define ADC2_PAGE 0x02 /* ADC 2 */
-#define SMB0_PAGE 0x00 /* SMBUS 0 */
-#define TMR2_PAGE 0x00 /* TIMER 2 */
-#define TMR3_PAGE 0x01 /* TIMER 3 */
-#define TMR4_PAGE 0x02 /* TIMER 4 */
-#define DAC0_PAGE 0x00 /* DAC 0 */
-#define DAC1_PAGE 0x01 /* DAC 1 */
-#define PCA0_PAGE 0x00 /* PCA 0 */
-#define PLL0_PAGE 0x0F /* PLL 0 */
-#define MAC0_PAGE 0x03 /* MULTIPLY / ACCUMULATE 0 */
-
-#endif
+++ /dev/null
-/*---------------------------------------------------------------------------
- Register Declarations for the Cygnal/SiLabs C8051F2xx Processor Range
-
- Copyright (C) 2006 - Maarten Brock, sourceforge.brock@dse.nl
-
- This library is free software; you can redistribute it and/or
- modify it under the terms of the GNU Lesser General Public
- License as published by the Free Software Foundation; either
- version 2.1 of the License, or (at your option) any later version.
-
- This library is distributed in the hope that it will be useful,
- but WITHOUT ANY WARRANTY; without even the implied warranty of
- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
- Lesser General Public License for more details.
-
- You should have received a copy of the GNU Lesser General Public
- License along with this library; if not, write to the Free Software
- Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
----------------------------------------------------------------------------*/
-
-#ifndef C8051F200_H
-#define C8051F200_H
-
-
-/* BYTE Registers */
-__sfr __at (0x80) P0 ; /* PORT 0 */
-__sfr __at (0x81) SP ; /* STACK POINTER */
-__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
-__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
-__sfr __at (0x87) PCON ; /* POWER Control */
-__sfr __at (0x88) TCON ; /* TIMER Control */
-__sfr __at (0x89) TMOD ; /* TIMER MODE */
-__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
-__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
-__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
-__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
-__sfr __at (0x8E) CKCON ; /* CLOCK Control */
-__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W Control */
-__sfr __at (0x90) P1 ; /* PORT 1 */
-__sfr __at (0x98) SCON ; /* SERIAL PORT Control */
-__sfr __at (0x99) SBUF ; /* SERIAL PORT BUFFER */
-__sfr __at (0x9A) SPI0CFG ; /* SERIAL PERIPHERAL INTERFACE 0 Configuration */
-__sfr __at (0x9B) SPI0DAT ; /* SERIAL PERIPHERAL INTERFACE 0 DATA */
-__sfr __at (0x9D) SPI0CKR ; /* SERIAL PERIPHERAL INTERFACE 0 CLOCK RATE Control */
-__sfr __at (0x9E) CPT0CN ; /* COMPARATOR 0 Control */
-__sfr __at (0x9F) CPT1CN ; /* COMPARATOR 1 Control */
-__sfr __at (0xA0) P2 ; /* PORT 2 */
-__sfr __at (0xA4) PRT0CF ; /* PORT 0 OUTPUT MODE Configuration */
-__sfr __at (0xA5) PRT1CF ; /* PORT 1 OUTPUT MODE Configuration */
-__sfr __at (0xA6) PRT2CF ; /* PORT 2 OUTPUT MODE Configuration */
-__sfr __at (0xA7) PRT3CF ; /* PORT 3 OUTPUT MODE Configuration */
-__sfr __at (0xA8) IE ; /* Interrupt Enable */
-__sfr __at (0xAD) SWCINT ; /* SOFTWARE-Controlled Interrupt FLAGS */
-__sfr __at (0xAD) PRT1IF ; /* SOFTWARE-Controlled Interrupt FLAGS (LEGACY NAME) */
-__sfr __at (0xAF) EMI0CN ; /* EXTERNAL MEMORY INTERFACE Control (F206/F226/F236)*/
-__sfr __at (0xAF) _XPAGE ; /* XDATA/PDATA PAGE */
-__sfr __at (0xB0) P3 ; /* PORT 3 */
-__sfr __at (0xB1) OSCXCN ; /* EXTERNAL OSCILLATOR Control */
-__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR Control */
-__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
-__sfr __at (0xB7) FLACL ; /* FLASH ACESS LIMIT */
-__sfr __at (0xB8) IP ; /* Interrupt Priority */
-__sfr __at (0xBB) AMX0SL ; /* ADC 0 MUX CHANNEL SELECTION (Not on F230/1/6) */
-__sfr __at (0xBC) ADC0CF ; /* ADC 0 Configuration (Not on F230/1/6) */
-__sfr __at (0xBE) ADC0L ; /* ADC 0 Data LOW ( F206 only ) */
-__sfr __at (0xBF) ADC0H ; /* ADC 0 Data High */
-__sfr __at (0xC4) ADC0GTL ; /* ADC 0 GREATER-THAN Register LOW( F206 only ) */
-__sfr __at (0xC5) ADC0GTH ; /* ADC 0 GREATER-THAN Register (Not on F230/1/6) */
-__sfr __at (0xC6) ADC0LTL ; /* ADC 0 LESS-THAN Register LOW ( F206 only ) */
-__sfr __at (0xC7) ADC0LTH ; /* ADC 0 LESS-THAN Register (Not on F230/1/6) */
-__sfr __at (0xC8) T2CON ; /* TIMER 2 Control */
-__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE Register - LOW BYTE */
-__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE Register - HIGH BYTE */
-__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
-__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
-__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
-__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 Control */
-__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
-__sfr __at (0xE1) PRT0MX ; /* PORT MUX Configuration Register 0 */
-__sfr __at (0xE2) PRT1MX ; /* PORT MUX Configuration Register 1 */
-__sfr __at (0xE3) PRT2MX ; /* PORT MUX Configuration Register 2 */
-__sfr __at (0xE6) EIE1 ; /* EXTERNAL Interrupt Enable 1 */
-__sfr __at (0xE7) EIE2 ; /* EXTERNAL Interrupt Enable 2 */
-__sfr __at (0xE8) ADC0CN ; /* ADC 0 Control (Not on F230/1/6) */
-__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
-__sfr __at (0xF0) B ; /* B Register */
-__sfr __at (0xF1) P0MODE ; /* PORT 0 INPUT MODE Configuration */
-__sfr __at (0xF2) P1MODE ; /* PORT 1 INPUT MODE Configuration */
-__sfr __at (0xF3) P2MODE ; /* PORT 2 INPUT MODE Configuration */
-__sfr __at (0xF4) P3MODE ; /* PORT 3 INPUT MODE Configuration (Not on F221/F231)*/
-__sfr __at (0xF6) EIP1 ; /* EXTERNAL Interrupt Priority Register 1 */
-__sfr __at (0xF7) EIP2 ; /* EXTERNAL Interrupt Priority Register 2 */
-__sfr __at (0xF8) SPI0CN ; /* SERIAL PERIPHERAL INTERFACE 0 Control */
-__sfr __at (0xFF) WDTCN ; /* WATCHDOG TIMER Control */
-
-
-/* WORD/DWORD Registers */
-
-__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
-__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
-__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
-__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
-__sfr16 __at (0xBFBE) ADC0 ; /* ADC 0 DATA WORD */
-__sfr16 __at (0xC5C4) ADC0GT ; /* ADC 0 GREATER-THAN REGISTER WORD */
-__sfr16 __at (0xC7C6) ADC0LT ; /* ADC 0 LESS-THAN REGISTER WORD */
-
-
-/* BIT Registers */
-
-/* P0 0x80 */
-__sbit __at (0x80) P0_0 ;
-__sbit __at (0x81) P0_1 ;
-__sbit __at (0x82) P0_2 ;
-__sbit __at (0x83) P0_3 ;
-__sbit __at (0x84) P0_4 ; /* Port0 I/O Bits */
-__sbit __at (0x85) P0_5 ;
-__sbit __at (0x86) P0_6 ;
-__sbit __at (0x87) P0_7 ;
-
-/* TCON 0x88 */
-__sbit __at (0x88) IT0 ; /* EXT. Interrupt 0 TYPE */
-__sbit __at (0x89) IE0 ; /* EXT. Interrupt 0 EDGE FLAG */
-__sbit __at (0x8A) IT1 ; /* EXT. Interrupt 1 TYPE */
-__sbit __at (0x8B) IE1 ; /* EXT. Interrupt 1 EDGE FLAG */
-__sbit __at (0x8C) TR0 ; /* TIMER 0 ON/OFF Control */
-__sbit __at (0x8D) TF0 ; /* TIMER 0 Overflow FLAG */
-__sbit __at (0x8E) TR1 ; /* TIMER 1 ON/OFF Control */
-__sbit __at (0x8F) TF1 ; /* TIMER 1 Overflow FLAG */
-
-/* P1 0x90 */
-__sbit __at (0x90) P1_0 ;
-__sbit __at (0x91) P1_1 ;
-__sbit __at (0x92) P1_2 ;
-__sbit __at (0x93) P1_3 ;
-__sbit __at (0x94) P1_4 ; /* Port1 I/O Bits */
-__sbit __at (0x95) P1_5 ;
-__sbit __at (0x96) P1_6 ;
-__sbit __at (0x97) P1_7 ;
-
-/* SCON 0x98 */
-__sbit __at (0x98) RI ; /* RECEIVE Interrupt FLAG */
-__sbit __at (0x99) TI ; /* TRANSMIT Interrupt FLAG */
-__sbit __at (0x9A) RB8 ; /* RECEIVE BIT 8 */
-__sbit __at (0x9B) TB8 ; /* TRANSMIT BIT 8 */
-__sbit __at (0x9C) REN ; /* RECEIVE Enable */
-__sbit __at (0x9D) SM2 ; /* MULTIPROCESSOR COMMUNICATION Enable */
-__sbit __at (0x9E) SM1 ; /* SERIAL MODE Control BIT 1 */
-__sbit __at (0x9F) SM0 ; /* SERIAL MODE Control BIT 0 */
-
-/* P2 0xA0 */
-__sbit __at (0xA0) P2_0 ;
-__sbit __at (0xA1) P2_1 ;
-__sbit __at (0xA2) P2_2 ;
-__sbit __at (0xA3) P2_3 ;
-__sbit __at (0xA4) P2_4 ; /* Port2 I/O Bits */
-__sbit __at (0xA5) P2_5 ;
-__sbit __at (0xA6) P2_6 ;
-__sbit __at (0xA7) P2_7 ;
-
-/* IE 0xA8 */
-__sbit __at (0xA8) EX0 ; /* EXTERNAL Interrupt 0 Enable */
-__sbit __at (0xA9) ET0 ; /* TIMER 0 Interrupt Enable */
-__sbit __at (0xAA) EX1 ; /* EXTERNAL Interrupt 1 Enable */
-__sbit __at (0xAB) ET1 ; /* TIMER 1 Interrupt Enable */
-__sbit __at (0xAC) ES ; /* SERIAL PORT Interrupt Enable */
-__sbit __at (0xAD) ET2 ; /* TIMER 2 Interrupt Enable */
-//------------- /* Bit 6 not used */
-__sbit __at (0xAF) EA ; /* GLOBAL Interrupt Enable */
-
-/* P2 0xB0 */
-__sbit __at (0xB0) P3_0 ;
-__sbit __at (0xB1) P3_1 ;
-__sbit __at (0xB2) P3_2 ;
-__sbit __at (0xB3) P3_3 ;
-__sbit __at (0xB4) P3_4 ; /* Port3 I/O Bits */
-__sbit __at (0xB5) P3_5 ;
-__sbit __at (0xB6) P3_6 ;
-__sbit __at (0xB7) P3_7 ;
-
-/* IP 0xB8 */
-__sbit __at (0xB8) PX0 ; /* EXTERNAL Interrupt 0 Priority */
-__sbit __at (0xB9) PT0 ; /* TIMER 0 Priority */
-__sbit __at (0xBA) PX1 ; /* EXTERNAL Interrupt 1 Priority */
-__sbit __at (0xBB) PT1 ; /* TIMER 1 Priority */
-__sbit __at (0xBC) PS ; /* SERIAL PORT Priority */
-__sbit __at (0xBD) PT2 ; /* TIMER 2 Priority */
-//------------- /* Bit 6 not used */
-//------------- /* Bit 7 not used */
-
-/* T2CON 0xC8 */
-__sbit __at (0xC8) CPRL2 ; /* CAPTURE OR RELOAD SELECT */
-__sbit __at (0xC9) CT2 ; /* TIMER OR COUNTER SELECT */
-__sbit __at (0xCA) TR2 ; /* TIMER 2 ON/OFF Control */
-__sbit __at (0xCB) EXEN2 ; /* TIMER 2 EXTERNAL Enable FLAG */
-__sbit __at (0xCC) TCLK ; /* TRANSMIT CLOCK FLAG */
-__sbit __at (0xCD) RCLK ; /* RECEIVE CLOCK FLAG */
-__sbit __at (0xCE) EXF2 ; /* EXTERNAL FLAG */
-__sbit __at (0xCF) TF2 ; /* TIMER 2 Overflow FLAG */
-
-/* PSW 0xD0 */
-__sbit __at (0xD0) P ; /* ACCUMULATOR PARITY FLAG */
-__sbit __at (0xD1) F1 ; /* USER FLAG 1 */
-__sbit __at (0xD2) OV ; /* Overflow FLAG */
-__sbit __at (0xD3) RS0 ; /* Register BANK SELECT 0 */
-__sbit __at (0xD4) RS1 ; /* Register BANK SELECT 1 */
-__sbit __at (0xD5) F0 ; /* USER FLAG 0 */
-__sbit __at (0xD6) AC ; /* AUXILIARY CARRY FLAG */
-__sbit __at (0xD7) CY ; /* CARRY FLAG */
-
-/* ADC0CN 0xE8 */
-__sbit __at (0xE8) ADLJST ; /* Left Justify Data (F206 only) */
-__sbit __at (0xE9) ADWINT ; /* WINDOW COMPARE Interrupt FLAG */
-__sbit __at (0xEA) ADSTM0 ; /* START OF CONVERSION MODE BIT 0 */
-__sbit __at (0xEB) ADSTM1 ; /* START OF CONVERSION MODE BIT 1 */
-__sbit __at (0xEC) ADBUSY ; /* BUSY FLAG */
-__sbit __at (0xED) ADCINT ; /* CONVERISION COMPLETE Interrupt FLAG */
-__sbit __at (0xEE) ADCTM ; /* TRACK MODE */
-__sbit __at (0xEF) ADCEN ; /* Enable */
-
-/* SPI0CN 0xF8 */
-__sbit __at (0xF8) SPIEN ; /* SPI Enable */
-__sbit __at (0xF9) MSTEN ; /* MASTER Enable */
-__sbit __at (0xFA) SLVSEL ; /* SLAVE SELECT */
-__sbit __at (0xFB) TXBSY ; /* TX BUSY FLAG */
-__sbit __at (0xFC) RXOVRN ; /* RX OVERRUN FLAG */
-__sbit __at (0xFD) MODF ; /* MODE FAULT FLAG */
-__sbit __at (0xFE) WCOL ; /* WRITE COLLISION FLAG */
-__sbit __at (0xFF) SPIF ; /* Interrupt FLAG */
-
-#endif
+++ /dev/null
-/*-------------------------------------------------------------------------
- Register Declarations for the Cygnal/SiLabs C8051F30x Processor Range
-
- Copyright (C) 2004 - Maarten Brock, sourceforge.brock@dse.nl
-
- This library is free software; you can redistribute it and/or
- modify it under the terms of the GNU Lesser General Public
- License as published by the Free Software Foundation; either
- version 2.1 of the License, or (at your option) any later version.
-
- This library is distributed in the hope that it will be useful,
- but WITHOUT ANY WARRANTY; without even the implied warranty of
- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
- Lesser General Public License for more details.
-
- You should have received a copy of the GNU Lesser General Public
- License along with this library; if not, write to the Free Software
- Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
--------------------------------------------------------------------------*/
-
-#ifndef C8051F300_H
-#define C8051F300_H
-
-
-/* BYTE Registers */
-
-__sfr __at (0x80) P0 ; /* PORT 0 */
-__sfr __at (0x81) SP ; /* STACK POINTER */
-__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
-__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
-__sfr __at (0x87) PCON ; /* POWER CONTROL */
-__sfr __at (0x88) TCON ; /* TIMER CONTROL */
-__sfr __at (0x89) TMOD ; /* TIMER MODE */
-__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
-__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
-__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
-__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
-__sfr __at (0x8E) CKCON ; /* CLOCK CONTROL */
-__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W CONTROL */
-__sfr __at (0x98) SCON ; /* SERIAL PORT CONTROL */
-__sfr __at (0x98) SCON0 ; /* SERIAL PORT CONTROL */
-__sfr __at (0x99) SBUF ; /* SERIAL PORT BUFFER */
-__sfr __at (0x99) SBUF0 ; /* SERIAL PORT BUFFER */
-__sfr __at (0x9D) CPT0MD ; /* COMPARATOR 0 MODE SELECTION */
-__sfr __at (0x9F) CPT0MX ; /* COMPARATOR 0 MUX SELECTION */
-__sfr __at (0xA4) P0MDOUT ; /* PORT 0 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
-__sfr __at (0xB1) OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
-__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
-__sfr __at (0xB3) OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */
-__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
-__sfr __at (0xB7) FLKEY ; /* FLASH ACESS LIMIT */
-__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
-__sfr __at (0xBB) AMX0SL ; /* ADC 0 MUX CHANNEL SELECTION */
-__sfr __at (0xBC) ADC0CF ; /* ADC 0 CONFIGURATION */
-__sfr __at (0xBE) ADC0 ; /* ADC 0 DATA */
-__sfr __at (0xC0) SMB0CN ; /* SMBUS CONTROL */
-__sfr __at (0xC1) SMB0CF ; /* SMBUS CONFIGURATION */
-__sfr __at (0xC2) SMB0DAT ; /* SMBUS DATA */
-__sfr __at (0xC4) ADC0GT ; /* ADC 0 GREATER-THAN REGISTER */
-__sfr __at (0xC6) ADC0LT ; /* ADC 0 LESS-THAN REGISTER */
-__sfr __at (0xC8) T2CON ; /* TIMER 2 CONTROL */
-__sfr __at (0xC8) TMR2CN ; /* TIMER 2 CONTROL */
-__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0xCA) TMR2RLL ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0xCB) TMR2RLH ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
-__sfr __at (0xCC) TMR2L ; /* TIMER 2 - LOW BYTE */
-__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
-__sfr __at (0xCD) TMR2H ; /* TIMER 2 - HIGH BYTE */
-__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
-__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
-__sfr __at (0xD8) PCA0CN ; /* PCA CONTROL */
-__sfr __at (0xD9) PCA0MD ; /* PCA MODE */
-__sfr __at (0xDA) PCA0CPM0 ; /* PCA MODULE 0 MODE REGISTER */
-__sfr __at (0xDB) PCA0CPM1 ; /* PCA MODULE 1 MODE REGISTER */
-__sfr __at (0xDC) PCA0CPM2 ; /* PCA MODULE 2 MODE REGISTER */
-__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
-__sfr __at (0xE1) PRT0MX ; /* PORT MUX CONFIGURATION REGISTER 0 */
-__sfr __at (0xE1) XBR0 ; /* PORT MUX CONFIGURATION REGISTER 0 */
-__sfr __at (0xE2) PRT1MX ; /* PORT MUX CONFIGURATION REGISTER 1 */
-__sfr __at (0xE2) XBR1 ; /* PORT MUX CONFIGURATION REGISTER 1 */
-__sfr __at (0xE3) PRT2MX ; /* PORT MUX CONFIGURATION REGISTER 2 */
-__sfr __at (0xE3) XBR2 ; /* PORT MUX CONFIGURATION REGISTER 2 */
-__sfr __at (0xE4) IT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
-__sfr __at (0xE4) INT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
-__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
-__sfr __at (0xE8) ADC0CN ; /* ADC 0 CONTROL */
-__sfr __at (0xE9) PCA0CPL1 ; /* PCA CAPTURE 1 LOW */
-__sfr __at (0xEA) PCA0CPH1 ; /* PCA CAPTURE 1 HIGH */
-__sfr __at (0xEB) PCA0CPL2 ; /* PCA CAPTURE 2 LOW */
-__sfr __at (0xEC) PCA0CPH2 ; /* PCA CAPTURE 2 HIGH */
-__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
-__sfr __at (0xF0) B ; /* B REGISTER */
-__sfr __at (0xF1) P0MODE ; /* PORT 0 INPUT MODE CONFIGURATION */
-__sfr __at (0xF1) P0MDIN ; /* PORT 0 INPUT MODE CONFIGURATION */
-__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
-__sfr __at (0xF8) CPT0CN ; /* COMPARATOR 0 CONTROL */
-__sfr __at (0xF9) PCA0L ; /* PCA COUNTER LOW */
-__sfr __at (0xFA) PCA0H ; /* PCA COUNTER HIGH */
-__sfr __at (0xFB) PCA0CPL0 ; /* PCA CAPTURE 0 LOW */
-__sfr __at (0xFC) PCA0CPH0 ; /* PCA CAPTURE 0 HIGH */
-
-
-/* WORD/DWORD Registers */
-
-__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
-__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
-__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
-__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
-__sfr16 __at (0xCBCA) TMR2RL ; /* TIMER 2 CAPTURE REGISTER WORD */
-__sfr16 __at (0xFAF9) PCA0 ; /* PCA COUNTER */
-__sfr16 __at (0xFCFB) PCA0CP0 ; /* PCA CAPTURE 0 WORD */
-__sfr16 __at (0xEAE9) PCA0CP1 ; /* PCA CAPTURE 1 WORD */
-__sfr16 __at (0xECEB) PCA0CP2 ; /* PCA CAPTURE 2 WORD */
-
-
-/* BIT Registers */
-
-/* P0 0x80 */
-__sbit __at (0x80) P0_0 ;
-__sbit __at (0x81) P0_1 ;
-__sbit __at (0x82) P0_2 ;
-__sbit __at (0x83) P0_3 ;
-__sbit __at (0x84) P0_4 ;
-__sbit __at (0x85) P0_5 ;
-__sbit __at (0x86) P0_6 ;
-__sbit __at (0x87) P0_7 ;
-
-/* TCON 0x88 */
-__sbit __at (0x88) IT0 ; /* TCON.0 - EXT. INTERRUPT 0 TYPE */
-__sbit __at (0x89) IE0 ; /* TCON.1 - EXT. INTERRUPT 0 EDGE FLAG */
-__sbit __at (0x8A) IT1 ; /* TCON.2 - EXT. INTERRUPT 1 TYPE */
-__sbit __at (0x8B) IE1 ; /* TCON.3 - EXT. INTERRUPT 1 EDGE FLAG */
-__sbit __at (0x8C) TR0 ; /* TCON.4 - TIMER 0 ON/OFF CONTROL */
-__sbit __at (0x8D) TF0 ; /* TCON.5 - TIMER 0 OVERFLOW FLAG */
-__sbit __at (0x8E) TR1 ; /* TCON.6 - TIMER 1 ON/OFF CONTROL */
-__sbit __at (0x8F) TF1 ; /* TCON.7 - TIMER 1 OVERFLOW FLAG */
-
-/* SCON 0x98 */
-__sbit __at (0x98) RI ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
-__sbit __at (0x98) RI0 ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
-__sbit __at (0x99) TI ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
-__sbit __at (0x99) TI0 ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
-__sbit __at (0x9A) RB8 ; /* SCON.2 - RECEIVE BIT 8 */
-__sbit __at (0x9A) RB80 ; /* SCON.2 - RECEIVE BIT 8 */
-__sbit __at (0x9B) TB8 ; /* SCON.3 - TRANSMIT BIT 8 */
-__sbit __at (0x9B) TB80 ; /* SCON.3 - TRANSMIT BIT 8 */
-__sbit __at (0x9C) REN ; /* SCON.4 - RECEIVE ENABLE */
-__sbit __at (0x9C) REN0 ; /* SCON.4 - RECEIVE ENABLE */
-__sbit __at (0x9D) SM2 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
-__sbit __at (0x9D) MCE0 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
-__sbit __at (0x9F) SM0 ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
-__sbit __at (0x9F) S0MODE ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
-
-/* IE 0xA8 */
-__sbit __at (0xA8) EX0 ; /* IE.0 - EXTERNAL INTERRUPT 0 ENABLE */
-__sbit __at (0xA9) ET0 ; /* IE.1 - TIMER 0 INTERRUPT ENABLE */
-__sbit __at (0xAA) EX1 ; /* IE.2 - EXTERNAL INTERRUPT 1 ENABLE */
-__sbit __at (0xAB) ET1 ; /* IE.3 - TIMER 1 INTERRUPT ENABLE */
-__sbit __at (0xAC) ES ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
-__sbit __at (0xAC) ES0 ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
-__sbit __at (0xAD) ET2 ; /* IE.5 - TIMER 2 INTERRUPT ENABLE */
-__sbit __at (0xAE) IEGF0 ; /* IE.6 - GENERAL PURPOSE FLAG 0 */
-__sbit __at (0xAF) EA ; /* IE.7 - GLOBAL INTERRUPT ENABLE */
-
-/* IP 0xB8 */
-__sbit __at (0xB8) PX0 ; /* IP.0 - EXTERNAL INTERRUPT 0 PRIORITY */
-__sbit __at (0xB9) PT0 ; /* IP.1 - TIMER 0 PRIORITY */
-__sbit __at (0xBA) PX1 ; /* IP.2 - EXTERNAL INTERRUPT 1 PRIORITY */
-__sbit __at (0xBB) PT1 ; /* IP.3 - TIMER 1 PRIORITY */
-__sbit __at (0xBC) PS ; /* IP.4 - SERIAL PORT PRIORITY */
-__sbit __at (0xBC) PS0 ; /* IP.4 - SERIAL PORT PRIORITY */
-__sbit __at (0xBD) PT2 ; /* IP.5 - TIMER 2 PRIORITY */
-
-/* SMB0CN 0xC0 */
-__sbit __at (0xC0) SI ; /* SMB0CN.0 - SMBUS 0 INTERRUPT PENDING FLAG */
-__sbit __at (0xC1) ACK ; /* SMB0CN.1 - SMBUS 0 ACKNOWLEDGE FLAG */
-__sbit __at (0xC2) ARBLOST ; /* SMB0CN.2 - SMBUS 0 ARBITRATION LOST INDICATOR */
-__sbit __at (0xC3) ACKRQ ; /* SMB0CN.3 - SMBUS 0 ACKNOWLEDGE REQUEST */
-__sbit __at (0xC4) STO ; /* SMB0CN.4 - SMBUS 0 STOP FLAG */
-__sbit __at (0xC5) STA ; /* SMB0CN.5 - SMBUS 0 START FLAG */
-__sbit __at (0xC6) TXMODE ; /* SMB0CN.6 - SMBUS 0 TRANSMIT MODE INDICATOR */
-__sbit __at (0xC7) MASTER ; /* SMB0CN.7 - SMBUS 0 MASTER/SLAVE INDICATOR */
-
-/* TMR2CN 0xC8 */
-__sbit __at (0xC8) T2XCLK ; /* TMR2CN.0 - TIMER 2 EXTERNAL CLOCK SELECT */
-__sbit __at (0xCA) TR2 ; /* TMR2CN.2 - TIMER 2 ON/OFF CONTROL */
-__sbit __at (0xCB) T2SPLIT ; /* TMR2CN.3 - TIMER 2 SPLIT MODE ENABLE */
-__sbit __at (0xCD) TF2LEN ; /* TMR2CN.5 - TIMER 2 LOW BYTE INTERRUPT ENABLE */
-__sbit __at (0xCE) TF2L ; /* TMR2CN.6 - TIMER 2 LOW BYTE OVERFLOW FLAG */
-__sbit __at (0xCF) TF2 ; /* TMR2CN.7 - TIMER 2 OVERFLOW FLAG */
-__sbit __at (0xCF) TF2H ; /* TMR2CN.7 - TIMER 2 HIGH BYTE OVERFLOW FLAG */
-
-/* PSW 0xD0 */
-__sbit __at (0xD0) PARITY ; /* PSW.0 - ACCUMULATOR PARITY FLAG */
-__sbit __at (0xD1) F1 ; /* PSW.1 - FLAG 1 */
-__sbit __at (0xD2) OV ; /* PSW.2 - OVERFLOW FLAG */
-__sbit __at (0xD3) RS0 ; /* PSW.3 - REGISTER BANK SELECT 0 */
-__sbit __at (0xD4) RS1 ; /* PSW.4 - REGISTER BANK SELECT 1 */
-__sbit __at (0xD5) F0 ; /* PSW.5 - FLAG 0 */
-__sbit __at (0xD6) AC ; /* PSW.6 - AUXILIARY CARRY FLAG */
-__sbit __at (0xD7) CY ; /* PSW.7 - CARRY FLAG */
-
-/* PCA0CN 0xD8 */
-__sbit __at (0xD8) CCF0 ; /* PCA0CN.0 - PCA MODULE 0 CAPTURE/COMPARE FLAG */
-__sbit __at (0xD9) CCF1 ; /* PCA0CN.1 - PCA MODULE 1 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDA) CCF2 ; /* PCA0CN.2 - PCA MODULE 2 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDE) CR ; /* PCA0CN.6 - PCA COUNTER/TIMER RUN CONTROL */
-__sbit __at (0xDF) CF ; /* PCA0CN.7 - PCA COUNTER/TIMER OVERFLOW FLAG */
-
-/* ADC0CN 0xE8 */
-__sbit __at (0xE8) AD0CM0 ; /* ADC0CN.0 - ADC 0 START OF CONV. MODE BIT 0 */
-__sbit __at (0xE9) AD0CM1 ; /* ADC0CN.1 - ADC 0 START OF CONV. MODE BIT 1 */
-__sbit __at (0xEA) AD0CM2 ; /* ADC0CN.2 - ADC 0 START OF CONV. MODE BIT 2 */
-__sbit __at (0xEB) AD0WINT ; /* ADC0CN.3 - ADC 0 WINDOW COMPARE INT. FLAG */
-__sbit __at (0xEC) AD0BUSY ; /* ADC0CN.4 - ADC 0 BUSY FLAG */
-__sbit __at (0xED) AD0INT ; /* ADC0CN.5 - ADC 0 CONV. COMPLETE INT. FLAG */
-__sbit __at (0xEE) AD0TM ; /* ADC0CN.6 - ADC 0 TRACK MODE */
-__sbit __at (0xEF) AD0EN ; /* ADC0CN.7 - ADC 0 ENABLE */
-
-/* CPT0CN 0xF8 */
-__sbit __at (0xF8) CP0HYN0 ; /* CPT0CN.0 - Comp.0 Neg. Hysteresis Control Bit0*/
-__sbit __at (0xF9) CP0HYN1 ; /* CPT0CN.1 - Comp.0 Neg. Hysteresis Control Bit1*/
-__sbit __at (0xFA) CP0HYP0 ; /* CPT0CN.2 - Comp.0 Pos. Hysteresis Control Bit0*/
-__sbit __at (0xFB) CP0HYP1 ; /* CPT0CN.3 - Comp.0 Pos. Hysteresis Control Bit1*/
-__sbit __at (0xFC) CP0FIF ; /* CPT0CN.4 - Comparator0 Falling-Edge Int. Flag */
-__sbit __at (0xFD) CP0RIF ; /* CPT0CN.5 - Comparator0 Rising-Edge Int. Flag */
-__sbit __at (0xFE) CP0OUT ; /* CPT0CN.6 - Comparator0 Output State Flag */
-__sbit __at (0xFF) CP0EN ; /* CPT0CN.7 - Comparator0 Enable Bit */
-
-
-/* Predefined SFR Bit Masks */
-
-#define PCON_IDLE 0x01 /* PCON */
-#define PCON_STOP 0x02 /* PCON */
-#define T1M 0x10 /* CKCON */
-#define PSWE 0x01 /* PSCTL */
-#define PSEE 0x02 /* PSCTL */
-#define ECP0F 0x10 /* EIE1 */
-#define ECP0R 0x20 /* EIE1 */
-#define PORSF 0x02 /* RSTSRC */
-#define SWRSF 0x10 /* RSTSRC */
-#define ECCF 0x01 /* PCA0CPMn */
-#define PWM 0x02 /* PCA0CPMn */
-#define TOG 0x04 /* PCA0CPMn */
-#define MAT 0x08 /* PCA0CPMn */
-#define CAPN 0x10 /* PCA0CPMn */
-#define CAPP 0x20 /* PCA0CPMn */
-#define ECOM 0x40 /* PCA0CPMn */
-#define PWM16 0x80 /* PCA0CPMn */
-#define CP0E 0x10 /* XBR1 */
-#define CP0OEN 0x10 /* XBR1 */
-#define CP0AE 0x20 /* XBR1 */
-#define CP0AOEN 0x20 /* XBR1 */
-
-#endif
+++ /dev/null
-/*-------------------------------------------------------------------------
- Register Declarations for the Cygnal/SiLabs C8051F31x Processor Range
-
- Copyright (C) 2004 - Maarten Brock, sourceforge.brock@dse.nl
-
- This library is free software; you can redistribute it and/or
- modify it under the terms of the GNU Lesser General Public
- License as published by the Free Software Foundation; either
- version 2.1 of the License, or (at your option) any later version.
-
- This library is distributed in the hope that it will be useful,
- but WITHOUT ANY WARRANTY; without even the implied warranty of
- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
- Lesser General Public License for more details.
-
- You should have received a copy of the GNU Lesser General Public
- License along with this library; if not, write to the Free Software
- Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
--------------------------------------------------------------------------*/
-
-#ifndef C8051F310_H
-#define C8051F310_H
-
-
-/* BYTE Registers */
-
-__sfr __at (0x80) P0 ; /* PORT 0 */
-__sfr __at (0x81) SP ; /* STACK POINTER */
-__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
-__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
-__sfr __at (0x87) PCON ; /* POWER CONTROL */
-__sfr __at (0x88) TCON ; /* TIMER CONTROL */
-__sfr __at (0x89) TMOD ; /* TIMER MODE */
-__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
-__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
-__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
-__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
-__sfr __at (0x8E) CKCON ; /* CLOCK CONTROL */
-__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W CONTROL */
-__sfr __at (0x90) P1 ; /* PORT 1 */
-__sfr __at (0x91) TMR3CN ; /* TIMER 3 CONTROL */
-__sfr __at (0x92) TMR3RLL ; /* TIMER 3 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0x93) TMR3RLH ; /* TIMER 3 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0x94) TMR3L ; /* TIMER 3 - LOW BYTE */
-__sfr __at (0x95) TMR3H ; /* TIMER 3 - HIGH BYTE */
-__sfr __at (0x98) SCON ; /* SERIAL PORT CONTROL */
-__sfr __at (0x98) SCON0 ; /* SERIAL PORT CONTROL */
-__sfr __at (0x99) SBUF ; /* SERIAL PORT BUFFER */
-__sfr __at (0x99) SBUF0 ; /* SERIAL PORT BUFFER */
-__sfr __at (0x9A) CPT1CN ; /* COMPARATOR 1 CONTROL */
-__sfr __at (0x9B) CPT0CN ; /* COMPARATOR 0 CONTROL */
-__sfr __at (0x9C) CPT1MD ; /* COMPARATOR 1 MODE SELECTION */
-__sfr __at (0x9D) CPT0MD ; /* COMPARATOR 0 MODE SELECTION */
-__sfr __at (0x9E) CPT1MX ; /* COMPARATOR 1 MUX SELECTION */
-__sfr __at (0x9F) CPT0MX ; /* COMPARATOR 0 MUX SELECTION */
-__sfr __at (0xA0) P2 ; /* PORT 2 */
-__sfr __at (0xA1) SPI0CFG ; /* SPI0 CONFIGURATION */
-__sfr __at (0xA2) SPI0CKR ; /* SPI0 CLOCK RATE CONTROL */
-__sfr __at (0xA3) SPI0DAT ; /* SPI0 DATA */
-__sfr __at (0xA4) P0MDOUT ; /* PORT 0 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA5) P1MDOUT ; /* PORT 1 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA6) P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA7) P3MDOUT ; /* PORT 3 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
-__sfr __at (0xA9) CLKSEL ; /* SYSTEM CLOCK SELECT */
-__sfr __at (0xAA) EMI0CN ; /* EXTERNAL MEMORY INTERFACE CONTROL */
-__sfr __at (0xAA) _XPAGE ; /* XDATA/PDATA PAGE */
-__sfr __at (0xB0) P3 ; /* PORT 3 */
-__sfr __at (0xB1) OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
-__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
-__sfr __at (0xB3) OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */
-__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
-__sfr __at (0xB7) FLKEY ; /* FLASH ACESS LIMIT */
-__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
-__sfr __at (0xBA) AMX0N ; /* ADC 0 MUX NEGATIVE CHANNEL SELECTION */
-__sfr __at (0xBB) AMX0P ; /* ADC 0 MUX POSITIVE CHANNEL SELECTION */
-__sfr __at (0xBC) ADC0CF ; /* ADC 0 CONFIGURATION */
-__sfr __at (0xBD) ADC0L ; /* ADC 0 DATA WORD LSB */
-__sfr __at (0xBE) ADC0H ; /* ADC 0 DATA WORD MSB */
-__sfr __at (0xC0) SMB0CN ; /* SMBUS CONTROL */
-__sfr __at (0xC1) SMB0CF ; /* SMBUS CONFIGURATION */
-__sfr __at (0xC2) SMB0DAT ; /* SMBUS DATA */
-__sfr __at (0xC3) ADC0GTL ; /* ADC 0 GREATER-THAN LOW BYTE */
-__sfr __at (0xC4) ADC0GTH ; /* ADC 0 GREATER-THAN HIGH BYTE */
-__sfr __at (0xC5) ADC0LTL ; /* ADC 0 LESS-THAN LOW BYTE */
-__sfr __at (0xC6) ADC0LTH ; /* ADC 0 LESS-THAN HIGH BYTE */
-__sfr __at (0xC8) T2CON ; /* TIMER 2 CONTROL */
-__sfr __at (0xC8) TMR2CN ; /* TIMER 2 CONTROL */
-__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0xCA) TMR2RLL ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0xCB) TMR2RLH ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
-__sfr __at (0xCC) TMR2L ; /* TIMER 2 - LOW BYTE */
-__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
-__sfr __at (0xCD) TMR2H ; /* TIMER 2 - HIGH BYTE */
-__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
-__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
-__sfr __at (0xD4) P0SKIP ; /* PORT 0 SKIP */
-__sfr __at (0xD5) P1SKIP ; /* PORT 1 SKIP */
-__sfr __at (0xD6) P2SKIP ; /* PORT 2 SKIP */
-__sfr __at (0xD8) PCA0CN ; /* PCA CONTROL */
-__sfr __at (0xD9) PCA0MD ; /* PCA MODE */
-__sfr __at (0xDA) PCA0CPM0 ; /* PCA MODULE 0 MODE REGISTER */
-__sfr __at (0xDB) PCA0CPM1 ; /* PCA MODULE 1 MODE REGISTER */
-__sfr __at (0xDC) PCA0CPM2 ; /* PCA MODULE 2 MODE REGISTER */
-__sfr __at (0xDD) PCA0CPM3 ; /* PCA MODULE 3 MODE REGISTER */
-__sfr __at (0xDE) PCA0CPM4 ; /* PCA MODULE 4 MODE REGISTER */
-__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
-__sfr __at (0xE1) XBR0 ; /* PORT MUX CONFIGURATION REGISTER 0 */
-__sfr __at (0xE2) XBR1 ; /* PORT MUX CONFIGURATION REGISTER 1 */
-__sfr __at (0xE4) IT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
-__sfr __at (0xE4) INT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
-__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
-__sfr __at (0xE8) ADC0CN ; /* ADC 0 CONTROL */
-__sfr __at (0xE9) PCA0CPL1 ; /* PCA CAPTURE 1 LOW */
-__sfr __at (0xEA) PCA0CPH1 ; /* PCA CAPTURE 1 HIGH */
-__sfr __at (0xEB) PCA0CPL2 ; /* PCA CAPTURE 2 LOW */
-__sfr __at (0xEC) PCA0CPH2 ; /* PCA CAPTURE 2 HIGH */
-__sfr __at (0xED) PCA0CPL3 ; /* PCA CAPTURE 3 LOW */
-__sfr __at (0xEE) PCA0CPH3 ; /* PCA CAPTURE 3 HIGH */
-__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
-__sfr __at (0xF0) B ; /* B REGISTER */
-__sfr __at (0xF1) P0MODE ; /* PORT 0 INPUT MODE CONFIGURATION */
-__sfr __at (0xF1) P0MDIN ; /* PORT 0 INPUT MODE CONFIGURATION */
-__sfr __at (0xF2) P1MODE ; /* PORT 1 INPUT MODE CONFIGURATION */
-__sfr __at (0xF2) P1MDIN ; /* PORT 1 INPUT MODE CONFIGURATION */
-__sfr __at (0xF3) P2MODE ; /* PORT 2 INPUT MODE CONFIGURATION */
-__sfr __at (0xF3) P2MDIN ; /* PORT 2 INPUT MODE CONFIGURATION */
-__sfr __at (0xF4) P3MODE ; /* PORT 3 INPUT MODE CONFIGURATION */
-__sfr __at (0xF4) P3MDIN ; /* PORT 3 INPUT MODE CONFIGURATION */
-__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
-__sfr __at (0xF8) SPI0CN ; /* SPI0 CONTROL */
-__sfr __at (0xF9) PCA0L ; /* PCA COUNTER LOW */
-__sfr __at (0xFA) PCA0H ; /* PCA COUNTER HIGH */
-__sfr __at (0xFB) PCA0CPL0 ; /* PCA CAPTURE 0 LOW */
-__sfr __at (0xFC) PCA0CPH0 ; /* PCA CAPTURE 0 HIGH */
-__sfr __at (0xFD) PCA0CPL4 ; /* PCA CAPTURE 4 LOW */
-__sfr __at (0xFE) PCA0CPH4 ; /* PCA CAPTURE 4 HIGH */
-__sfr __at (0xFF) VDM0CN ; /* VDD MONITOR CONTROL */
-
-
-/* WORD/DWORD Registers */
-
-__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
-__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
-__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
-__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
-__sfr16 __at (0xCBCA) TMR2RL ; /* TIMER 2 CAPTURE REGISTER WORD */
-__sfr16 __at (0x9594) TMR3 ; /* TIMER 3 COUNTER */
-__sfr16 __at (0x9392) TMR3RL ; /* TIMER 3 CAPTURE REGISTER WORD */
-__sfr16 __at (0xBEBD) ADC0 ; /* ADC 0 DATA WORD */
-__sfr16 __at (0xC4C3) ADC0GT ; /* ADC 0 GREATER-THAN REGISTER WORD */
-__sfr16 __at (0xC6C5) ADC0LT ; /* ADC 0 LESS-THAN REGISTER WORD */
-__sfr16 __at (0xFAF9) PCA0 ; /* PCA COUNTER */
-__sfr16 __at (0xFCFB) PCA0CP0 ; /* PCA CAPTURE 0 WORD */
-__sfr16 __at (0xEAE9) PCA0CP1 ; /* PCA CAPTURE 1 WORD */
-__sfr16 __at (0xECEB) PCA0CP2 ; /* PCA CAPTURE 2 WORD */
-__sfr16 __at (0xEEED) PCA0CP3 ; /* PCA CAPTURE 3 WORD */
-__sfr16 __at (0xFEFD) PCA0CP4 ; /* PCA CAPTURE 4 WORD */
-
-
-/* BIT Registers */
-
-/* P0 0x80 */
-__sbit __at (0x80) P0_0 ;
-__sbit __at (0x81) P0_1 ;
-__sbit __at (0x82) P0_2 ;
-__sbit __at (0x83) P0_3 ;
-__sbit __at (0x84) P0_4 ;
-__sbit __at (0x85) P0_5 ;
-__sbit __at (0x86) P0_6 ;
-__sbit __at (0x87) P0_7 ;
-
-/* TCON 0x88 */
-__sbit __at (0x88) IT0 ; /* TCON.0 - EXT. INTERRUPT 0 TYPE */
-__sbit __at (0x89) IE0 ; /* TCON.1 - EXT. INTERRUPT 0 EDGE FLAG */
-__sbit __at (0x8A) IT1 ; /* TCON.2 - EXT. INTERRUPT 1 TYPE */
-__sbit __at (0x8B) IE1 ; /* TCON.3 - EXT. INTERRUPT 1 EDGE FLAG */
-__sbit __at (0x8C) TR0 ; /* TCON.4 - TIMER 0 ON/OFF CONTROL */
-__sbit __at (0x8D) TF0 ; /* TCON.5 - TIMER 0 OVERFLOW FLAG */
-__sbit __at (0x8E) TR1 ; /* TCON.6 - TIMER 1 ON/OFF CONTROL */
-__sbit __at (0x8F) TF1 ; /* TCON.7 - TIMER 1 OVERFLOW FLAG */
-
-/* P1 0x90 */
-__sbit __at (0x90) P1_0 ;
-__sbit __at (0x91) P1_1 ;
-__sbit __at (0x92) P1_2 ;
-__sbit __at (0x93) P1_3 ;
-__sbit __at (0x94) P1_4 ;
-__sbit __at (0x95) P1_5 ;
-__sbit __at (0x96) P1_6 ;
-__sbit __at (0x97) P1_7 ;
-
-/* SCON 0x98 */
-__sbit __at (0x98) RI ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
-__sbit __at (0x98) RI0 ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
-__sbit __at (0x99) TI ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
-__sbit __at (0x99) TI0 ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
-__sbit __at (0x9A) RB8 ; /* SCON.2 - RECEIVE BIT 8 */
-__sbit __at (0x9A) RB80 ; /* SCON.2 - RECEIVE BIT 8 */
-__sbit __at (0x9B) TB8 ; /* SCON.3 - TRANSMIT BIT 8 */
-__sbit __at (0x9B) TB80 ; /* SCON.3 - TRANSMIT BIT 8 */
-__sbit __at (0x9C) REN ; /* SCON.4 - RECEIVE ENABLE */
-__sbit __at (0x9C) REN0 ; /* SCON.4 - RECEIVE ENABLE */
-__sbit __at (0x9D) SM2 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
-__sbit __at (0x9D) MCE0 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
-__sbit __at (0x9F) SM0 ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
-__sbit __at (0x9F) S0MODE ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
-
-/* P2 0xA0 */
-__sbit __at (0xA0) P2_0 ;
-__sbit __at (0xA1) P2_1 ;
-__sbit __at (0xA2) P2_2 ;
-__sbit __at (0xA3) P2_3 ;
-__sbit __at (0xA4) P2_4 ;
-__sbit __at (0xA5) P2_5 ;
-__sbit __at (0xA6) P2_6 ;
-__sbit __at (0xA7) P2_7 ;
-
-/* IE 0xA8 */
-__sbit __at (0xA8) EX0 ; /* IE.0 - EXTERNAL INTERRUPT 0 ENABLE */
-__sbit __at (0xA9) ET0 ; /* IE.1 - TIMER 0 INTERRUPT ENABLE */
-__sbit __at (0xAA) EX1 ; /* IE.2 - EXTERNAL INTERRUPT 1 ENABLE */
-__sbit __at (0xAB) ET1 ; /* IE.3 - TIMER 1 INTERRUPT ENABLE */
-__sbit __at (0xAC) ES ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
-__sbit __at (0xAC) ES0 ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
-__sbit __at (0xAD) ET2 ; /* IE.5 - TIMER 2 INTERRUPT ENABLE */
-__sbit __at (0xAE) ESPI0 ; /* IE.6 - SPI0 INTERRUPT ENABLE */
-__sbit __at (0xAF) EA ; /* IE.7 - GLOBAL INTERRUPT ENABLE */
-
-/* P3 0xB0 */
-__sbit __at (0xB0) P3_0 ;
-__sbit __at (0xB1) P3_1 ;
-__sbit __at (0xB2) P3_2 ;
-__sbit __at (0xB3) P3_3 ;
-__sbit __at (0xB4) P3_4 ;
-__sbit __at (0xB5) P3_5 ;
-__sbit __at (0xB6) P3_6 ;
-__sbit __at (0xB7) P3_7 ;
-
-/* IP 0xB8 */
-__sbit __at (0xB8) PX0 ; /* IP.0 - EXTERNAL INTERRUPT 0 PRIORITY */
-__sbit __at (0xB9) PT0 ; /* IP.1 - TIMER 0 PRIORITY */
-__sbit __at (0xBA) PX1 ; /* IP.2 - EXTERNAL INTERRUPT 1 PRIORITY */
-__sbit __at (0xBB) PT1 ; /* IP.3 - TIMER 1 PRIORITY */
-__sbit __at (0xBC) PS ; /* IP.4 - SERIAL PORT PRIORITY */
-__sbit __at (0xBC) PS0 ; /* IP.4 - SERIAL PORT PRIORITY */
-__sbit __at (0xBD) PT2 ; /* IP.5 - TIMER 2 PRIORITY */
-__sbit __at (0xBE) PSPI0 ; /* IP.6 - SPI0 PRIORITY */
-
-/* SMB0CN 0xC0 */
-__sbit __at (0xC0) SI ; /* SMB0CN.0 - SMBUS 0 INTERRUPT PENDING FLAG */
-__sbit __at (0xC1) ACK ; /* SMB0CN.1 - SMBUS 0 ACKNOWLEDGE FLAG */
-__sbit __at (0xC2) ARBLOST ; /* SMB0CN.2 - SMBUS 0 ARBITRATION LOST INDICATOR */
-__sbit __at (0xC3) ACKRQ ; /* SMB0CN.3 - SMBUS 0 ACKNOWLEDGE REQUEST */
-__sbit __at (0xC4) STO ; /* SMB0CN.4 - SMBUS 0 STOP FLAG */
-__sbit __at (0xC5) STA ; /* SMB0CN.5 - SMBUS 0 START FLAG */
-__sbit __at (0xC6) TXMODE ; /* SMB0CN.6 - SMBUS 0 TRANSMIT MODE INDICATOR */
-__sbit __at (0xC7) MASTER ; /* SMB0CN.7 - SMBUS 0 MASTER/SLAVE INDICATOR */
-
-/* TMR2CN 0xC8 */
-__sbit __at (0xC8) T2XCLK ; /* TMR2CN.0 - TIMER 2 EXTERNAL CLOCK SELECT */
-__sbit __at (0xCA) TR2 ; /* TMR2CN.2 - TIMER 2 ON/OFF CONTROL */
-__sbit __at (0xCB) T2SPLIT ; /* TMR2CN.3 - TIMER 2 SPLIT MODE ENABLE */
-__sbit __at (0xCD) TF2LEN ; /* TMR2CN.5 - TIMER 2 LOW BYTE INTERRUPT ENABLE */
-__sbit __at (0xCE) TF2L ; /* TMR2CN.6 - TIMER 2 LOW BYTE OVERFLOW FLAG */
-__sbit __at (0xCF) TF2 ; /* TMR2CN.7 - TIMER 2 OVERFLOW FLAG */
-__sbit __at (0xCF) TF2H ; /* TMR2CN.7 - TIMER 2 HIGH BYTE OVERFLOW FLAG */
-
-/* PSW 0xD0 */
-__sbit __at (0xD0) PARITY ; /* PSW.0 - ACCUMULATOR PARITY FLAG */
-__sbit __at (0xD1) F1 ; /* PSW.1 - FLAG 1 */
-__sbit __at (0xD2) OV ; /* PSW.2 - OVERFLOW FLAG */
-__sbit __at (0xD3) RS0 ; /* PSW.3 - REGISTER BANK SELECT 0 */
-__sbit __at (0xD4) RS1 ; /* PSW.4 - REGISTER BANK SELECT 1 */
-__sbit __at (0xD5) F0 ; /* PSW.5 - FLAG 0 */
-__sbit __at (0xD6) AC ; /* PSW.6 - AUXILIARY CARRY FLAG */
-__sbit __at (0xD7) CY ; /* PSW.7 - CARRY FLAG */
-
-/* PCA0CN 0xD8 */
-__sbit __at (0xD8) CCF0 ; /* PCA0CN.0 - PCA MODULE 0 CAPTURE/COMPARE FLAG */
-__sbit __at (0xD9) CCF1 ; /* PCA0CN.1 - PCA MODULE 1 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDA) CCF2 ; /* PCA0CN.2 - PCA MODULE 2 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDB) CCF3 ; /* PCA0CN.3 - PCA MODULE 3 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDC) CCF4 ; /* PCA0CN.4 - PCA MODULE 4 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDE) CR ; /* PCA0CN.6 - PCA COUNTER/TIMER RUN CONTROL */
-__sbit __at (0xDF) CF ; /* PCA0CN.7 - PCA COUNTER/TIMER OVERFLOW FLAG */
-
-/* ADC0CN 0xE8 */
-__sbit __at (0xE8) AD0CM0 ; /* ADC0CN.0 - ADC 0 START OF CONV. MODE BIT 0 */
-__sbit __at (0xE9) AD0CM1 ; /* ADC0CN.1 - ADC 0 START OF CONV. MODE BIT 1 */
-__sbit __at (0xEA) AD0CM2 ; /* ADC0CN.2 - ADC 0 START OF CONV. MODE BIT 2 */
-__sbit __at (0xEB) AD0WINT ; /* ADC0CN.3 - ADC 0 WINDOW COMPARE INT. FLAG */
-__sbit __at (0xEC) AD0BUSY ; /* ADC0CN.4 - ADC 0 BUSY FLAG */
-__sbit __at (0xED) AD0INT ; /* ADC0CN.5 - ADC 0 CONV. COMPLETE INT. FLAG */
-__sbit __at (0xEE) AD0TM ; /* ADC0CN.6 - ADC 0 TRACK MODE */
-__sbit __at (0xEF) AD0EN ; /* ADC0CN.7 - ADC 0 ENABLE */
-
-/* SPI0CN 0xF8 */
-__sbit __at (0xF8) SPIEN ; /* SPI0CN.0 - SPI0 ENABLE */
-__sbit __at (0xF9) TXBMT ; /* SPI0CN.1 - TRANSMIT BUFFER EMPTY */
-__sbit __at (0xFA) NSSMD0 ; /* SPI0CN.2 - SLAVE SELECT MODE BIT 0 */
-__sbit __at (0xFB) NSSMD1 ; /* SPI0CN.3 - SLAVE SELECT MODE BIT 1 */
-__sbit __at (0xFC) RXOVRN ; /* SPI0CN.4 - RECEIVE OVERRUN FLAG */
-__sbit __at (0xFD) MODF ; /* SPI0CN.5 - MODE FAULT FLAG */
-__sbit __at (0xFE) WCOL ; /* SPI0CN.6 - WRITE COLLISION FLAG */
-__sbit __at (0xFF) SPIF ; /* SPI0CN.7 - SPI0 INTERRUPT FLAG */
-
-
-/* Predefined SFR Bit Masks */
-
-#define PCON_IDLE 0x01 /* PCON */
-#define PCON_STOP 0x02 /* PCON */
-#define T1M 0x08 /* CKCON */
-#define PSWE 0x01 /* PSCTL */
-#define PSEE 0x02 /* PSCTL */
-#define ECP0 0x20 /* EIE1 */
-#define ECP1 0x40 /* EIE1 */
-#define PORSF 0x02 /* RSTSRC */
-#define SWRSF 0x10 /* RSTSRC */
-#define ECCF 0x01 /* PCA0CPMn */
-#define PWM 0x02 /* PCA0CPMn */
-#define TOG 0x04 /* PCA0CPMn */
-#define MAT 0x08 /* PCA0CPMn */
-#define CAPN 0x10 /* PCA0CPMn */
-#define CAPP 0x20 /* PCA0CPMn */
-#define ECOM 0x40 /* PCA0CPMn */
-#define PWM16 0x80 /* PCA0CPMn */
-#define CP0E 0x10 /* XBR0 */
-#define CP0OEN 0x10 /* XBR0 */
-#define CP0AE 0x20 /* XBR0 */
-#define CP0AOEN 0x20 /* XBR0 */
-#define CP1E 0x40 /* XBR0 */
-#define CP1AE 0x80 /* XBR0 */
-
-#endif
+++ /dev/null
-/*-------------------------------------------------------------------------
- Register Declarations for the Cygnal/SiLabs C8051F32x Processor Range
-
- Copyright (C) 2004 - Maarten Brock, sourceforge.brock@dse.nl
-
- This library is free software; you can redistribute it and/or
- modify it under the terms of the GNU Lesser General Public
- License as published by the Free Software Foundation; either
- version 2.1 of the License, or (at your option) any later version.
-
- This library is distributed in the hope that it will be useful,
- but WITHOUT ANY WARRANTY; without even the implied warranty of
- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
- Lesser General Public License for more details.
-
- You should have received a copy of the GNU Lesser General Public
- License along with this library; if not, write to the Free Software
- Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
--------------------------------------------------------------------------*/
-
-#ifndef C8051F320_H
-#define C8051F320_H
-
-
-/* BYTE Registers */
-__sfr __at (0x80) P0 ; /* PORT 0 */
-__sfr __at (0x81) SP ; /* STACK POINTER */
-__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
-__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
-__sfr __at (0x87) PCON ; /* POWER CONTROL */
-__sfr __at (0x88) TCON ; /* TIMER CONTROL */
-__sfr __at (0x89) TMOD ; /* TIMER MODE */
-__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
-__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
-__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
-__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
-__sfr __at (0x8E) CKCON ; /* CLOCK CONTROL */
-__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W CONTROL */
-__sfr __at (0x90) P1 ; /* PORT 1 */
-__sfr __at (0x91) TMR3CN ; /* TIMER 3 CONTROL */
-__sfr __at (0x92) TMR3RLL ; /* TIMER 3 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0x93) TMR3RLH ; /* TIMER 3 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0x94) TMR3L ; /* TIMER 3 - LOW BYTE */
-__sfr __at (0x95) TMR3H ; /* TIMER 3 - HIGH BYTE */
-__sfr __at (0x96) USB0ADR ; /* USB0 INDIRECT ADDRESS REGISTER */
-__sfr __at (0x97) USB0DAT ; /* USB0 DATA REGISTER */
-__sfr __at (0x98) SCON ; /* SERIAL PORT CONTROL */
-__sfr __at (0x98) SCON0 ; /* SERIAL PORT CONTROL */
-__sfr __at (0x99) SBUF ; /* SERIAL PORT BUFFER */
-__sfr __at (0x99) SBUF0 ; /* SERIAL PORT BUFFER */
-__sfr __at (0x9A) CPT1CN ; /* COMPARATOR 1 CONTROL */
-__sfr __at (0x9B) CPT0CN ; /* COMPARATOR 0 CONTROL */
-__sfr __at (0x9C) CPT1MD ; /* COMPARATOR 1 MODE SELECTION */
-__sfr __at (0x9D) CPT0MD ; /* COMPARATOR 0 MODE SELECTION */
-__sfr __at (0x9E) CPT1MX ; /* COMPARATOR 1 MUX SELECTION */
-__sfr __at (0x9F) CPT0MX ; /* COMPARATOR 0 MUX SELECTION */
-__sfr __at (0xA0) P2 ; /* PORT 2 */
-__sfr __at (0xA1) SPI0CFG ; /* SPI0 CONFIGURATION */
-__sfr __at (0xA2) SPI0CKR ; /* SPI0 CLOCK RATE CONTROL */
-__sfr __at (0xA3) SPI0DAT ; /* SPI0 DATA */
-__sfr __at (0xA4) P0MDOUT ; /* PORT 0 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA5) P1MDOUT ; /* PORT 1 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA6) P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA7) P3MDOUT ; /* PORT 3 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
-__sfr __at (0xA9) CLKSEL ; /* SYSTEM CLOCK SELECT */
-__sfr __at (0xAA) EMI0CN ; /* EXTERNAL MEMORY INTERFACE CONTROL */
-__sfr __at (0xAA) _XPAGE ; /* XDATA/PDATA PAGE */
-__sfr __at (0xB0) P3 ; /* PORT 3 */
-__sfr __at (0xB1) OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
-__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
-__sfr __at (0xB3) OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */
-__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
-__sfr __at (0xB7) FLKEY ; /* FLASH ACESS LIMIT */
-__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
-__sfr __at (0xB9) CLKMUL ; /* CLOCK MULTIPLIER CONTROL REGISTER */
-__sfr __at (0xBA) AMX0N ; /* ADC 0 MUX NEGATIVE CHANNEL SELECTION */
-__sfr __at (0xBB) AMX0P ; /* ADC 0 MUX POSITIVE CHANNEL SELECTION */
-__sfr __at (0xBC) ADC0CF ; /* ADC 0 CONFIGURATION */
-__sfr __at (0xBD) ADC0L ; /* ADC 0 DATA WORD LSB */
-__sfr __at (0xBE) ADC0H ; /* ADC 0 DATA WORD MSB */
-__sfr __at (0xC0) SMB0CN ; /* SMBUS CONTROL */
-__sfr __at (0xC1) SMB0CF ; /* SMBUS CONFIGURATION */
-__sfr __at (0xC2) SMB0DAT ; /* SMBUS DATA */
-__sfr __at (0xC3) ADC0GTL ; /* ADC 0 GREATER-THAN LOW BYTE */
-__sfr __at (0xC4) ADC0GTH ; /* ADC 0 GREATER-THAN HIGH BYTE */
-__sfr __at (0xC5) ADC0LTL ; /* ADC 0 LESS-THAN LOW BYTE */
-__sfr __at (0xC6) ADC0LTH ; /* ADC 0 LESS-THAN HIGH BYTE */
-__sfr __at (0xC8) T2CON ; /* TIMER 2 CONTROL */
-__sfr __at (0xC8) TMR2CN ; /* TIMER 2 CONTROL */
-__sfr __at (0xC9) REG0CN ; /* VOLTAGE REGULATOR CONTROL */
-__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0xCA) TMR2RLL ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0xCB) TMR2RLH ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
-__sfr __at (0xCC) TMR2L ; /* TIMER 2 - LOW BYTE */
-__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
-__sfr __at (0xCD) TMR2H ; /* TIMER 2 - HIGH BYTE */
-__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
-__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
-__sfr __at (0xD4) P0SKIP ; /* PORT 0 SKIP */
-__sfr __at (0xD5) P1SKIP ; /* PORT 1 SKIP */
-__sfr __at (0xD6) P2SKIP ; /* PORT 2 SKIP */
-__sfr __at (0xD7) USB0XCN ; /* USB0 TRANSCEIVER CONTROL */
-__sfr __at (0xD8) PCA0CN ; /* PCA CONTROL */
-__sfr __at (0xD9) PCA0MD ; /* PCA MODE */
-__sfr __at (0xDA) PCA0CPM0 ; /* PCA MODULE 0 MODE REGISTER */
-__sfr __at (0xDB) PCA0CPM1 ; /* PCA MODULE 1 MODE REGISTER */
-__sfr __at (0xDC) PCA0CPM2 ; /* PCA MODULE 2 MODE REGISTER */
-__sfr __at (0xDD) PCA0CPM3 ; /* PCA MODULE 3 MODE REGISTER */
-__sfr __at (0xDE) PCA0CPM4 ; /* PCA MODULE 4 MODE REGISTER */
-__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
-__sfr __at (0xE1) XBR0 ; /* PORT MUX CONFIGURATION REGISTER 0 */
-__sfr __at (0xE2) XBR1 ; /* PORT MUX CONFIGURATION REGISTER 1 */
-__sfr __at (0xE4) IT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
-__sfr __at (0xE4) INT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
-__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
-__sfr __at (0xE7) EIE2 ; /* EXTERNAL INTERRUPT ENABLE 2 */
-__sfr __at (0xE8) ADC0CN ; /* ADC 0 CONTROL */
-__sfr __at (0xE9) PCA0CPL1 ; /* PCA CAPTURE 1 LOW */
-__sfr __at (0xEA) PCA0CPH1 ; /* PCA CAPTURE 1 HIGH */
-__sfr __at (0xEB) PCA0CPL2 ; /* PCA CAPTURE 2 LOW */
-__sfr __at (0xEC) PCA0CPH2 ; /* PCA CAPTURE 2 HIGH */
-__sfr __at (0xED) PCA0CPL3 ; /* PCA CAPTURE 3 LOW */
-__sfr __at (0xEE) PCA0CPH3 ; /* PCA CAPTURE 3 HIGH */
-__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
-__sfr __at (0xF0) B ; /* B REGISTER */
-__sfr __at (0xF1) P0MODE ; /* PORT 0 INPUT MODE CONFIGURATION */
-__sfr __at (0xF1) P0MDIN ; /* PORT 0 INPUT MODE CONFIGURATION */
-__sfr __at (0xF2) P1MODE ; /* PORT 1 INPUT MODE CONFIGURATION */
-__sfr __at (0xF2) P1MDIN ; /* PORT 1 INPUT MODE CONFIGURATION */
-__sfr __at (0xF3) P2MODE ; /* PORT 2 INPUT MODE CONFIGURATION */
-__sfr __at (0xF3) P2MDIN ; /* PORT 2 INPUT MODE CONFIGURATION */
-__sfr __at (0xF4) P3MODE ; /* PORT 3 INPUT MODE CONFIGURATION */
-__sfr __at (0xF4) P3MDIN ; /* PORT 3 INPUT MODE CONFIGURATION */
-__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
-__sfr __at (0xF7) EIP2 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 2 */
-__sfr __at (0xF8) SPI0CN ; /* SPI0 CONTROL */
-__sfr __at (0xF9) PCA0L ; /* PCA COUNTER LOW */
-__sfr __at (0xFA) PCA0H ; /* PCA COUNTER HIGH */
-__sfr __at (0xFB) PCA0CPL0 ; /* PCA CAPTURE 0 LOW */
-__sfr __at (0xFC) PCA0CPH0 ; /* PCA CAPTURE 0 HIGH */
-__sfr __at (0xFD) PCA0CPL4 ; /* PCA CAPTURE 4 LOW */
-__sfr __at (0xFE) PCA0CPH4 ; /* PCA CAPTURE 4 HIGH */
-__sfr __at (0xFF) VDM0CN ; /* VDD MONITOR CONTROL */
-
-
-/* WORD/DWORD Registers */
-
-__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
-__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
-__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
-__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
-__sfr16 __at (0xCBCA) TMR2RL ; /* TIMER 2 CAPTURE REGISTER WORD */
-__sfr16 __at (0x9594) TMR3 ; /* TIMER 3 COUNTER */
-__sfr16 __at (0x9392) TMR3RL ; /* TIMER 3 CAPTURE REGISTER WORD */
-__sfr16 __at (0xBEBD) ADC0 ; /* ADC 0 DATA WORD */
-__sfr16 __at (0xC4C3) ADC0GT ; /* ADC 0 GREATER-THAN REGISTER WORD */
-__sfr16 __at (0xC6C5) ADC0LT ; /* ADC 0 LESS-THAN REGISTER WORD */
-__sfr16 __at (0xFAF9) PCA0 ; /* PCA COUNTER */
-__sfr16 __at (0xFCFB) PCA0CP0 ; /* PCA CAPTURE 0 WORD */
-__sfr16 __at (0xEAE9) PCA0CP1 ; /* PCA CAPTURE 1 WORD */
-__sfr16 __at (0xECEB) PCA0CP2 ; /* PCA CAPTURE 2 WORD */
-__sfr16 __at (0xEEED) PCA0CP3 ; /* PCA CAPTURE 3 WORD */
-__sfr16 __at (0xFEFD) PCA0CP4 ; /* PCA CAPTURE 4 WORD */
-
-
-/* BIT Registers */
-
-/* P0 0x80 */
-__sbit __at (0x80) P0_0 ;
-__sbit __at (0x81) P0_1 ;
-__sbit __at (0x82) P0_2 ;
-__sbit __at (0x83) P0_3 ;
-__sbit __at (0x84) P0_4 ;
-__sbit __at (0x85) P0_5 ;
-__sbit __at (0x86) P0_6 ;
-__sbit __at (0x87) P0_7 ;
-
-/* TCON 0x88 */
-__sbit __at (0x88) IT0 ; /* TCON.0 - EXT. INTERRUPT 0 TYPE */
-__sbit __at (0x89) IE0 ; /* TCON.1 - EXT. INTERRUPT 0 EDGE FLAG */
-__sbit __at (0x8A) IT1 ; /* TCON.2 - EXT. INTERRUPT 1 TYPE */
-__sbit __at (0x8B) IE1 ; /* TCON.3 - EXT. INTERRUPT 1 EDGE FLAG */
-__sbit __at (0x8C) TR0 ; /* TCON.4 - TIMER 0 ON/OFF CONTROL */
-__sbit __at (0x8D) TF0 ; /* TCON.5 - TIMER 0 OVERFLOW FLAG */
-__sbit __at (0x8E) TR1 ; /* TCON.6 - TIMER 1 ON/OFF CONTROL */
-__sbit __at (0x8F) TF1 ; /* TCON.7 - TIMER 1 OVERFLOW FLAG */
-
-/* P1 0x90 */
-__sbit __at (0x90) P1_0 ;
-__sbit __at (0x91) P1_1 ;
-__sbit __at (0x92) P1_2 ;
-__sbit __at (0x93) P1_3 ;
-__sbit __at (0x94) P1_4 ;
-__sbit __at (0x95) P1_5 ;
-__sbit __at (0x96) P1_6 ;
-__sbit __at (0x97) P1_7 ;
-
-/* SCON 0x98 */
-__sbit __at (0x98) RI ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
-__sbit __at (0x98) RI0 ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
-__sbit __at (0x99) TI ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
-__sbit __at (0x99) TI0 ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
-__sbit __at (0x9A) RB8 ; /* SCON.2 - RECEIVE BIT 8 */
-__sbit __at (0x9A) RB80 ; /* SCON.2 - RECEIVE BIT 8 */
-__sbit __at (0x9B) TB8 ; /* SCON.3 - TRANSMIT BIT 8 */
-__sbit __at (0x9B) TB80 ; /* SCON.3 - TRANSMIT BIT 8 */
-__sbit __at (0x9C) REN ; /* SCON.4 - RECEIVE ENABLE */
-__sbit __at (0x9C) REN0 ; /* SCON.4 - RECEIVE ENABLE */
-__sbit __at (0x9D) SM2 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
-__sbit __at (0x9D) MCE0 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
-__sbit __at (0x9F) SM0 ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
-__sbit __at (0x9F) S0MODE ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
-
-/* P2 0xA0 */
-__sbit __at (0xA0) P2_0 ;
-__sbit __at (0xA1) P2_1 ;
-__sbit __at (0xA2) P2_2 ;
-__sbit __at (0xA3) P2_3 ;
-__sbit __at (0xA4) P2_4 ;
-__sbit __at (0xA5) P2_5 ;
-__sbit __at (0xA6) P2_6 ;
-__sbit __at (0xA7) P2_7 ;
-
-/* IE 0xA8 */
-__sbit __at (0xA8) EX0 ; /* IE.0 - EXTERNAL INTERRUPT 0 ENABLE */
-__sbit __at (0xA9) ET0 ; /* IE.1 - TIMER 0 INTERRUPT ENABLE */
-__sbit __at (0xAA) EX1 ; /* IE.2 - EXTERNAL INTERRUPT 1 ENABLE */
-__sbit __at (0xAB) ET1 ; /* IE.3 - TIMER 1 INTERRUPT ENABLE */
-__sbit __at (0xAC) ES ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
-__sbit __at (0xAC) ES0 ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
-__sbit __at (0xAD) ET2 ; /* IE.5 - TIMER 2 INTERRUPT ENABLE */
-__sbit __at (0xAE) ESPI0 ; /* IE.6 - SPI0 INTERRUPT ENABLE */
-__sbit __at (0xAF) EA ; /* IE.7 - GLOBAL INTERRUPT ENABLE */
-
-/* P3 0xB0 */
-__sbit __at (0xB0) P3_0 ;
-__sbit __at (0xB1) P3_1 ;
-__sbit __at (0xB2) P3_2 ;
-__sbit __at (0xB3) P3_3 ;
-__sbit __at (0xB4) P3_4 ;
-__sbit __at (0xB5) P3_5 ;
-__sbit __at (0xB6) P3_6 ;
-__sbit __at (0xB7) P3_7 ;
-
-/* IP 0xB8 */
-__sbit __at (0xB8) PX0 ; /* IP.0 - EXTERNAL INTERRUPT 0 PRIORITY */
-__sbit __at (0xB9) PT0 ; /* IP.1 - TIMER 0 PRIORITY */
-__sbit __at (0xBA) PX1 ; /* IP.2 - EXTERNAL INTERRUPT 1 PRIORITY */
-__sbit __at (0xBB) PT1 ; /* IP.3 - TIMER 1 PRIORITY */
-__sbit __at (0xBC) PS ; /* IP.4 - SERIAL PORT PRIORITY */
-__sbit __at (0xBC) PS0 ; /* IP.4 - SERIAL PORT PRIORITY */
-__sbit __at (0xBD) PT2 ; /* IP.5 - TIMER 2 PRIORITY */
-__sbit __at (0xBE) PSPI0 ; /* IP.6 - SPI0 PRIORITY */
-
-/* SMB0CN 0xC0 */
-__sbit __at (0xC0) SI ; /* SMB0CN.0 - SMBUS 0 INTERRUPT PENDING FLAG */
-__sbit __at (0xC1) ACK ; /* SMB0CN.1 - SMBUS 0 ACKNOWLEDGE FLAG */
-__sbit __at (0xC2) ARBLOST ; /* SMB0CN.2 - SMBUS 0 ARBITRATION LOST INDICATOR */
-__sbit __at (0xC3) ACKRQ ; /* SMB0CN.3 - SMBUS 0 ACKNOWLEDGE REQUEST */
-__sbit __at (0xC4) STO ; /* SMB0CN.4 - SMBUS 0 STOP FLAG */
-__sbit __at (0xC5) STA ; /* SMB0CN.5 - SMBUS 0 START FLAG */
-__sbit __at (0xC6) TXMODE ; /* SMB0CN.6 - SMBUS 0 TRANSMIT MODE INDICATOR */
-__sbit __at (0xC7) MASTER ; /* SMB0CN.7 - SMBUS 0 MASTER/SLAVE INDICATOR */
-
-/* TMR2CN 0xC8 */
-__sbit __at (0xC8) T2XCLK ; /* TMR2CN.0 - TIMER 2 EXTERNAL CLOCK SELECT */
-__sbit __at (0xCA) TR2 ; /* TMR2CN.2 - TIMER 2 ON/OFF CONTROL */
-__sbit __at (0xCB) T2SPLIT ; /* TMR2CN.3 - TIMER 2 SPLIT MODE ENABLE */
-__sbit __at (0xCC) T2SOF ; /* TMR2CN.4 - TIMER 2 START_OF_FRAME CAPTURE ENA */
-__sbit __at (0xCD) TF2LEN ; /* TMR2CN.5 - TIMER 2 LOW BYTE INTERRUPT ENABLE */
-__sbit __at (0xCE) TF2L ; /* TMR2CN.6 - TIMER 2 LOW BYTE OVERFLOW FLAG */
-__sbit __at (0xCF) TF2 ; /* TMR2CN.7 - TIMER 2 OVERFLOW FLAG */
-__sbit __at (0xCF) TF2H ; /* TMR2CN.7 - TIMER 2 HIGH BYTE OVERFLOW FLAG */
-
-/* PSW 0xD0 */
-__sbit __at (0xD0) PARITY ; /* PSW.0 - ACCUMULATOR PARITY FLAG */
-__sbit __at (0xD1) F1 ; /* PSW.1 - FLAG 1 */
-__sbit __at (0xD2) OV ; /* PSW.2 - OVERFLOW FLAG */
-__sbit __at (0xD3) RS0 ; /* PSW.3 - REGISTER BANK SELECT 0 */
-__sbit __at (0xD4) RS1 ; /* PSW.4 - REGISTER BANK SELECT 1 */
-__sbit __at (0xD5) F0 ; /* PSW.5 - FLAG 0 */
-__sbit __at (0xD6) AC ; /* PSW.6 - AUXILIARY CARRY FLAG */
-__sbit __at (0xD7) CY ; /* PSW.7 - CARRY FLAG */
-
-/* PCA0CN 0xD8 */
-__sbit __at (0xD8) CCF0 ; /* PCA0CN.0 - PCA MODULE 0 CAPTURE/COMPARE FLAG */
-__sbit __at (0xD9) CCF1 ; /* PCA0CN.1 - PCA MODULE 1 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDA) CCF2 ; /* PCA0CN.2 - PCA MODULE 2 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDB) CCF3 ; /* PCA0CN.3 - PCA MODULE 3 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDC) CCF4 ; /* PCA0CN.4 - PCA MODULE 4 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDE) CR ; /* PCA0CN.6 - PCA COUNTER/TIMER RUN CONTROL */
-__sbit __at (0xDF) CF ; /* PCA0CN.7 - PCA COUNTER/TIMER OVERFLOW FLAG */
-
-/* ADC0CN 0xE8 */
-__sbit __at (0xE8) AD0CM0 ; /* ADC0CN.0 - ADC 0 START OF CONV. MODE BIT 0 */
-__sbit __at (0xE9) AD0CM1 ; /* ADC0CN.1 - ADC 0 START OF CONV. MODE BIT 1 */
-__sbit __at (0xEA) AD0CM2 ; /* ADC0CN.2 - ADC 0 START OF CONV. MODE BIT 2 */
-__sbit __at (0xEB) AD0WINT ; /* ADC0CN.3 - ADC 0 WINDOW COMPARE INT. FLAG */
-__sbit __at (0xEC) AD0BUSY ; /* ADC0CN.4 - ADC 0 BUSY FLAG */
-__sbit __at (0xED) AD0INT ; /* ADC0CN.5 - ADC 0 CONV. COMPLETE INT. FLAG */
-__sbit __at (0xEE) AD0TM ; /* ADC0CN.6 - ADC 0 TRACK MODE */
-__sbit __at (0xEF) AD0EN ; /* ADC0CN.7 - ADC 0 ENABLE */
-
-/* SPI0CN 0xF8 */
-__sbit __at (0xF8) SPIEN ; /* SPI0CN.0 - SPI0 ENABLE */
-__sbit __at (0xF9) TXBMT ; /* SPI0CN.1 - TRANSMIT BUFFER EMPTY */
-__sbit __at (0xFA) NSSMD0 ; /* SPI0CN.2 - SLAVE SELECT MODE BIT 0 */
-__sbit __at (0xFB) NSSMD1 ; /* SPI0CN.3 - SLAVE SELECT MODE BIT 1 */
-__sbit __at (0xFC) RXOVRN ; /* SPI0CN.4 - RECEIVE OVERRUN FLAG */
-__sbit __at (0xFD) MODF ; /* SPI0CN.5 - MODE FAULT FLAG */
-__sbit __at (0xFE) WCOL ; /* SPI0CN.6 - WRITE COLLISION FLAG */
-__sbit __at (0xFF) SPIF ; /* SPI0CN.7 - SPI0 INTERRUPT FLAG */
-
-
-/* Predefined SFR Bit Masks */
-
-#define PCON_IDLE 0x01 /* PCON */
-#define PCON_STOP 0x02 /* PCON */
-#define T1M 0x08 /* CKCON */
-#define PSWE 0x01 /* PSCTL */
-#define PSEE 0x02 /* PSCTL */
-#define ECP0 0x20 /* EIE1 */
-#define ECP1 0x40 /* EIE1 */
-#define PORSF 0x02 /* RSTSRC */
-#define SWRSF 0x10 /* RSTSRC */
-#define ECCF 0x01 /* PCA0CPMn */
-#define PWM 0x02 /* PCA0CPMn */
-#define TOG 0x04 /* PCA0CPMn */
-#define MAT 0x08 /* PCA0CPMn */
-#define CAPN 0x10 /* PCA0CPMn */
-#define CAPP 0x20 /* PCA0CPMn */
-#define ECOM 0x40 /* PCA0CPMn */
-#define PWM16 0x80 /* PCA0CPMn */
-#define CP0E 0x10 /* XBR0 */
-#define CP0OEN 0x10 /* XBR0 */
-#define CP0AE 0x20 /* XBR0 */
-#define CP0AOEN 0x20 /* XBR0 */
-#define CP1E 0x40 /* XBR0 */
-#define CP1AE 0x80 /* XBR0 */
-
-#endif
+++ /dev/null
-/*-------------------------------------------------------------------------
- Register Declarations for the Cygnal/SiLabs C8051F326/7 Processor Range
-
- Copyright (C) 2006 - Maarten Brock, sourceforge.brock@dse.nl
-
- This library is free software; you can redistribute it and/or
- modify it under the terms of the GNU Lesser General Public
- License as published by the Free Software Foundation; either
- version 2.1 of the License, or (at your option) any later version.
-
- This library is distributed in the hope that it will be useful,
- but WITHOUT ANY WARRANTY; without even the implied warranty of
- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
- Lesser General Public License for more details.
-
- You should have received a copy of the GNU Lesser General Public
- License along with this library; if not, write to the Free Software
- Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
--------------------------------------------------------------------------*/
-
-#ifndef C8051F326_H
-#define C8051F326_H
-
-
-/* BYTE Registers */
-__sfr __at (0x80) P0 ; /* PORT 0 */
-__sfr __at (0x81) SP ; /* STACK POINTER */
-__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
-__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
-__sfr __at (0x87) PCON ; /* POWER CONTROL */
-__sfr __at (0x88) TCON ; /* TIMER CONTROL */
-__sfr __at (0x89) TMOD ; /* TIMER MODE */
-__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
-__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
-__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
-__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
-__sfr __at (0x8E) CKCON ; /* CLOCK CONTROL */
-__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W CONTROL */
-__sfr __at (0x91) SBCON0 ; /* BAUDRATE GENERATOR 0 CONTROL */
-__sfr __at (0x93) SBRLL0 ; /* BAUDRATE GENERATOR 0 RELOAD VALUE - LOW BYTE */
-__sfr __at (0x94) SBRLH0 ; /* BAUDRATE GENERATOR 0 RELOAD VALUE - HIGH BYTE */
-__sfr __at (0x96) USB0ADR ; /* USB0 INDIRECT ADDRESS REGISTER */
-__sfr __at (0x97) USB0DAT ; /* USB0 DATA REGISTER */
-__sfr __at (0x98) SCON ; /* UART0 CONTROL */
-__sfr __at (0x98) SCON0 ; /* UART0 CONTROL */
-__sfr __at (0x99) SBUF ; /* UART0 BUFFER */
-__sfr __at (0x99) SBUF0 ; /* UART0 BUFFER */
-__sfr __at (0x9A) SMOD0 ; /* UART0 MODE */
-__sfr __at (0xA0) P2 ; /* PORT 2 */
-__sfr __at (0xA4) P0MDOUT ; /* PORT 0 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA6) P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA7) P3MDOUT ; /* PORT 3 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
-__sfr __at (0xA9) CLKSEL ; /* SYSTEM CLOCK SELECT */
-__sfr __at (0xAA) EMI0CN ; /* EXTERNAL MEMORY INTERFACE CONTROL */
-__sfr __at (0xAA) _XPAGE ; /* XDATA/PDATA PAGE */
-__sfr __at (0xB0) P3 ; /* PORT 3 */
-__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
-__sfr __at (0xB3) OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */
-__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
-__sfr __at (0xB7) FLKEY ; /* FLASH ACESS LIMIT */
-__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
-__sfr __at (0xB9) CLKMUL ; /* CLOCK MULTIPLIER CONTROL REGISTER */
-__sfr __at (0xC9) REG0CN ; /* VOLTAGE REGULATOR CONTROL */
-__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
-__sfr __at (0xD7) USB0XCN ; /* USB0 TRANSCEIVER CONTROL */
-__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
-__sfr __at (0xE2) GPIOCN ; /* GLOBAL PORT I/O CONTROL */
-__sfr __at (0xE3) OSCLCN ; /* LOW-FREQUENCY OSCILLATOR CONTROL */
-__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
-__sfr __at (0xE7) EIE2 ; /* EXTERNAL INTERRUPT ENABLE 2 */
-__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
-__sfr __at (0xF0) B ; /* B REGISTER */
-__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
-__sfr __at (0xF7) EIP2 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 2 */
-__sfr __at (0xFF) VDM0CN ; /* VDD MONITOR CONTROL */
-
-
-/* WORD/DWORD Registers */
-
-__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
-__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
-__sfr16 __at (0x9493) SBRL0 ; /* BAUDRATE GENERATOR 0 RELOAD VALUE WORD */
-
-
-/* BIT Registers */
-
-/* P0 0x80 */
-__sbit __at (0x80) P0_0 ;
-__sbit __at (0x81) P0_1 ;
-__sbit __at (0x82) P0_2 ;
-__sbit __at (0x83) P0_3 ;
-__sbit __at (0x84) P0_4 ;
-__sbit __at (0x85) P0_5 ;
-__sbit __at (0x86) P0_6 ;
-__sbit __at (0x87) P0_7 ;
-
-/* TCON 0x88 */
-__sbit __at (0x88) IT0 ; /* TCON.0 - EXT. INTERRUPT 0 TYPE */
-__sbit __at (0x89) IE0 ; /* TCON.1 - EXT. INTERRUPT 0 EDGE FLAG */
-__sbit __at (0x8A) IT1 ; /* TCON.2 - EXT. INTERRUPT 1 TYPE */
-__sbit __at (0x8B) IE1 ; /* TCON.3 - EXT. INTERRUPT 1 EDGE FLAG */
-__sbit __at (0x8C) TR0 ; /* TCON.4 - TIMER 0 ON/OFF CONTROL */
-__sbit __at (0x8D) TF0 ; /* TCON.5 - TIMER 0 OVERFLOW FLAG */
-__sbit __at (0x8E) TR1 ; /* TCON.6 - TIMER 1 ON/OFF CONTROL */
-__sbit __at (0x8F) TF1 ; /* TCON.7 - TIMER 1 OVERFLOW FLAG */
-
-/* SCON 0x98 */
-__sbit __at (0x98) RI ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
-__sbit __at (0x98) RI0 ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
-__sbit __at (0x99) TI ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
-__sbit __at (0x99) TI0 ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
-__sbit __at (0x9A) RB8 ; /* SCON.2 - RECEIVE BIT 8 */
-__sbit __at (0x9A) RBX0 ; /* SCON.2 - EXTRA RECEIVE BIT */
-__sbit __at (0x9B) TB8 ; /* SCON.3 - TRANSMIT BIT 8 */
-__sbit __at (0x9B) TBX0 ; /* SCON.3 - EXTRA TRANSMIT BIT */
-__sbit __at (0x9C) REN ; /* SCON.4 - RECEIVE ENABLE */
-__sbit __at (0x9C) REN0 ; /* SCON.4 - RECEIVE ENABLE */
-__sbit __at (0x9E) PERR0 ; /* SCON.6 - PARITY ERROR FLAG */
-__sbit __at (0x9F) OVR0 ; /* SCON.7 - RECEIVE FIFO OVERRUN FLAG */
-
-/* P2 0xA0 */
-__sbit __at (0xA0) P2_0 ;
-__sbit __at (0xA1) P2_1 ;
-__sbit __at (0xA2) P2_2 ;
-__sbit __at (0xA3) P2_3 ;
-__sbit __at (0xA4) P2_4 ;
-__sbit __at (0xA5) P2_5 ;
-
-/* IE 0xA8 */
-__sbit __at (0xA8) EX0 ; /* IE.0 - EXTERNAL INTERRUPT 0 ENABLE */
-__sbit __at (0xA9) ET0 ; /* IE.1 - TIMER 0 INTERRUPT ENABLE */
-__sbit __at (0xAA) EX1 ; /* IE.2 - EXTERNAL INTERRUPT 1 ENABLE */
-__sbit __at (0xAB) ET1 ; /* IE.3 - TIMER 1 INTERRUPT ENABLE */
-__sbit __at (0xAC) ES ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
-__sbit __at (0xAC) ES0 ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
-__sbit __at (0xAF) EA ; /* IE.7 - GLOBAL INTERRUPT ENABLE */
-
-/* P3 0xB0 */
-__sbit __at (0xB0) P3_0 ;
-
-/* IP 0xB8 */
-__sbit __at (0xB8) PX0 ; /* IP.0 - EXTERNAL INTERRUPT 0 PRIORITY */
-__sbit __at (0xB9) PT0 ; /* IP.1 - TIMER 0 PRIORITY */
-__sbit __at (0xBA) PX1 ; /* IP.2 - EXTERNAL INTERRUPT 1 PRIORITY */
-__sbit __at (0xBB) PT1 ; /* IP.3 - TIMER 1 PRIORITY */
-__sbit __at (0xBC) PS ; /* IP.4 - SERIAL PORT PRIORITY */
-__sbit __at (0xBC) PS0 ; /* IP.4 - SERIAL PORT PRIORITY */
-
-/* PSW 0xD0 */
-__sbit __at (0xD0) PARITY ; /* PSW.0 - ACCUMULATOR PARITY FLAG */
-__sbit __at (0xD1) F1 ; /* PSW.1 - FLAG 1 */
-__sbit __at (0xD2) OV ; /* PSW.2 - OVERFLOW FLAG */
-__sbit __at (0xD3) RS0 ; /* PSW.3 - REGISTER BANK SELECT 0 */
-__sbit __at (0xD4) RS1 ; /* PSW.4 - REGISTER BANK SELECT 1 */
-__sbit __at (0xD5) F0 ; /* PSW.5 - FLAG 0 */
-__sbit __at (0xD6) AC ; /* PSW.6 - AUXILIARY CARRY FLAG */
-__sbit __at (0xD7) CY ; /* PSW.7 - CARRY FLAG */
-
-
-/* Predefined SFR Bit Masks */
-
-#define PCON_IDLE 0x01 /* PCON */
-#define PCON_STOP 0x02 /* PCON */
-#define T0M 0x04 /* CKCON */
-#define T1M 0x08 /* CKCON */
-#define PSWE 0x01 /* PSCTL */
-#define PSEE 0x02 /* PSCTL */
-#define EUSB0 0x02 /* EIE1 */
-#define EVBUS 0x01 /* EIE2 */
-#define PORSF 0x02 /* RSTSRC */
-#define SWRSF 0x10 /* RSTSRC */
-
-#endif
+++ /dev/null
-/*-------------------------------------------------------------------------
- Register Declarations for the Cygnal/SiLabs C8051F33x Processor Range
-
- Copyright (C) 2004 - Maarten Brock, sourceforge.brock@dse.nl
-
- This library is free software; you can redistribute it and/or
- modify it under the terms of the GNU Lesser General Public
- License as published by the Free Software Foundation; either
- version 2.1 of the License, or (at your option) any later version.
-
- This library is distributed in the hope that it will be useful,
- but WITHOUT ANY WARRANTY; without even the implied warranty of
- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
- Lesser General Public License for more details.
-
- You should have received a copy of the GNU Lesser General Public
- License along with this library; if not, write to the Free Software
- Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
--------------------------------------------------------------------------*/
-
-#ifndef C8051F330_H
-#define C8051F330_H
-
-
-/* BYTE Registers */
-
-__sfr __at (0x80) P0 ; /* PORT 0 */
-__sfr __at (0x81) SP ; /* STACK POINTER */
-__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
-__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
-__sfr __at (0x87) PCON ; /* POWER CONTROL */
-__sfr __at (0x88) TCON ; /* TIMER CONTROL */
-__sfr __at (0x89) TMOD ; /* TIMER MODE */
-__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
-__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
-__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
-__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
-__sfr __at (0x8E) CKCON ; /* CLOCK CONTROL */
-__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W CONTROL */
-__sfr __at (0x90) P1 ; /* PORT 1 */
-__sfr __at (0x91) TMR3CN ; /* TIMER 3 CONTROL */
-__sfr __at (0x92) TMR3RLL ; /* TIMER 3 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0x93) TMR3RLH ; /* TIMER 3 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0x94) TMR3L ; /* TIMER 3 - LOW BYTE */
-__sfr __at (0x95) TMR3H ; /* TIMER 3 - HIGH BYTE */
-__sfr __at (0x96) IDA0L ; /* CURRENT MODE DAC 0 - LOW BYTE */
-__sfr __at (0x97) IDA0H ; /* CURRENT MODE DAC 0 - HIGH BYTE */
-__sfr __at (0x98) SCON ; /* SERIAL PORT CONTROL */
-__sfr __at (0x98) SCON0 ; /* SERIAL PORT CONTROL */
-__sfr __at (0x99) SBUF ; /* SERIAL PORT BUFFER */
-__sfr __at (0x99) SBUF0 ; /* SERIAL PORT BUFFER */
-__sfr __at (0x9B) CPT0CN ; /* COMPARATOR 0 CONTROL */
-__sfr __at (0x9D) CPT0MD ; /* COMPARATOR 0 MODE SELECTION */
-__sfr __at (0x9F) CPT0MX ; /* COMPARATOR 0 MUX SELECTION */
-__sfr __at (0xA0) P2 ; /* PORT 2 */
-__sfr __at (0xA1) SPI0CFG ; /* SPI0 CONFIGURATION */
-__sfr __at (0xA2) SPI0CKR ; /* SPI0 CLOCK RATE CONTROL */
-__sfr __at (0xA3) SPI0DAT ; /* SPI0 DATA */
-__sfr __at (0xA4) P0MDOUT ; /* PORT 0 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA5) P1MDOUT ; /* PORT 1 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA6) P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
-__sfr __at (0xA9) CLKSEL ; /* SYSTEM CLOCK SELECT */
-__sfr __at (0xAA) EMI0CN ; /* EXTERNAL MEMORY INTERFACE CONTROL */
-__sfr __at (0xAA) _XPAGE ; /* XDATA/PDATA PAGE */
-__sfr __at (0xB1) OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
-__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
-__sfr __at (0xB3) OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */
-__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
-__sfr __at (0xB7) FLKEY ; /* FLASH ACESS LIMIT */
-__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
-__sfr __at (0xB9) IDA0CN ; /* CURRENT MODE DAC 0 - CONTROL */
-__sfr __at (0xBA) AMX0N ; /* ADC 0 MUX NEGATIVE CHANNEL SELECTION */
-__sfr __at (0xBB) AMX0P ; /* ADC 0 MUX POSITIVE CHANNEL SELECTION */
-__sfr __at (0xBC) ADC0CF ; /* ADC 0 CONFIGURATION */
-__sfr __at (0xBD) ADC0L ; /* ADC 0 DATA WORD LSB */
-__sfr __at (0xBE) ADC0H ; /* ADC 0 DATA WORD MSB */
-__sfr __at (0xC0) SMB0CN ; /* SMBUS CONTROL */
-__sfr __at (0xC1) SMB0CF ; /* SMBUS CONFIGURATION */
-__sfr __at (0xC2) SMB0DAT ; /* SMBUS DATA */
-__sfr __at (0xC3) ADC0GTL ; /* ADC 0 GREATER-THAN LOW BYTE */
-__sfr __at (0xC4) ADC0GTH ; /* ADC 0 GREATER-THAN HIGH BYTE */
-__sfr __at (0xC5) ADC0LTL ; /* ADC 0 LESS-THAN LOW BYTE */
-__sfr __at (0xC6) ADC0LTH ; /* ADC 0 LESS-THAN HIGH BYTE */
-__sfr __at (0xC8) T2CON ; /* TIMER 2 CONTROL */
-__sfr __at (0xC8) TMR2CN ; /* TIMER 2 CONTROL */
-__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0xCA) TMR2RLL ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0xCB) TMR2RLH ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
-__sfr __at (0xCC) TMR2L ; /* TIMER 2 - LOW BYTE */
-__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
-__sfr __at (0xCD) TMR2H ; /* TIMER 2 - HIGH BYTE */
-__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
-__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
-__sfr __at (0xD4) P0SKIP ; /* PORT 0 SKIP */
-__sfr __at (0xD5) P1SKIP ; /* PORT 1 SKIP */
-__sfr __at (0xD8) PCA0CN ; /* PCA CONTROL */
-__sfr __at (0xD9) PCA0MD ; /* PCA MODE */
-__sfr __at (0xDA) PCA0CPM0 ; /* PCA MODULE 0 MODE REGISTER */
-__sfr __at (0xDB) PCA0CPM1 ; /* PCA MODULE 1 MODE REGISTER */
-__sfr __at (0xDC) PCA0CPM2 ; /* PCA MODULE 2 MODE REGISTER */
-__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
-__sfr __at (0xE1) XBR0 ; /* PORT MUX CONFIGURATION REGISTER 0 */
-__sfr __at (0xE2) XBR1 ; /* PORT MUX CONFIGURATION REGISTER 1 */
-__sfr __at (0xE3) OSCLCN ; /* LOW-FREQUENCY OSCILLATOR CONTROL */
-__sfr __at (0xE4) IT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
-__sfr __at (0xE4) INT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
-__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
-__sfr __at (0xE8) ADC0CN ; /* ADC 0 CONTROL */
-__sfr __at (0xE9) PCA0CPL1 ; /* PCA CAPTURE 1 LOW */
-__sfr __at (0xEA) PCA0CPH1 ; /* PCA CAPTURE 1 HIGH */
-__sfr __at (0xEB) PCA0CPL2 ; /* PCA CAPTURE 2 LOW */
-__sfr __at (0xEC) PCA0CPH2 ; /* PCA CAPTURE 2 HIGH */
-__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
-__sfr __at (0xF0) B ; /* B REGISTER */
-__sfr __at (0xF1) P0MODE ; /* PORT 0 INPUT MODE CONFIGURATION */
-__sfr __at (0xF1) P0MDIN ; /* PORT 0 INPUT MODE CONFIGURATION */
-__sfr __at (0xF2) P1MODE ; /* PORT 1 INPUT MODE CONFIGURATION */
-__sfr __at (0xF2) P1MDIN ; /* PORT 1 INPUT MODE CONFIGURATION */
-__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
-__sfr __at (0xF8) SPI0CN ; /* SPI0 CONTROL */
-__sfr __at (0xF9) PCA0L ; /* PCA COUNTER LOW */
-__sfr __at (0xFA) PCA0H ; /* PCA COUNTER HIGH */
-__sfr __at (0xFB) PCA0CPL0 ; /* PCA CAPTURE 0 LOW */
-__sfr __at (0xFC) PCA0CPH0 ; /* PCA CAPTURE 0 HIGH */
-__sfr __at (0xFF) VDM0CN ; /* VDD MONITOR CONTROL */
-
-
-/* WORD/DWORD Registers */
-
-__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
-__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
-__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
-__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
-__sfr16 __at (0xCBCA) TMR2RL ; /* TIMER 2 CAPTURE REGISTER WORD */
-__sfr16 __at (0x9594) TMR3 ; /* TIMER 3 COUNTER */
-__sfr16 __at (0x9392) TMR3RL ; /* TIMER 3 CAPTURE REGISTER WORD */
-__sfr16 __at (0x9796) IDA0 ; /* CURRENT MODE DAC 0 DATA WORD */
-__sfr16 __at (0xBEBD) ADC0 ; /* ADC 0 DATA WORD */
-__sfr16 __at (0xC4C3) ADC0GT ; /* ADC 0 GREATER-THAN REGISTER WORD */
-__sfr16 __at (0xC6C5) ADC0LT ; /* ADC 0 LESS-THAN REGISTER WORD */
-__sfr16 __at (0xFAF9) PCA0 ; /* PCA COUNTER */
-__sfr16 __at (0xFCFB) PCA0CP0 ; /* PCA CAPTURE 0 WORD */
-__sfr16 __at (0xEAE9) PCA0CP1 ; /* PCA CAPTURE 1 WORD */
-__sfr16 __at (0xECEB) PCA0CP2 ; /* PCA CAPTURE 2 WORD */
-
-
-/* BIT Registers */
-
-/* P0 0x80 */
-__sbit __at (0x80) P0_0 ;
-__sbit __at (0x81) P0_1 ;
-__sbit __at (0x82) P0_2 ;
-__sbit __at (0x83) P0_3 ;
-__sbit __at (0x84) P0_4 ;
-__sbit __at (0x85) P0_5 ;
-__sbit __at (0x86) P0_6 ;
-__sbit __at (0x87) P0_7 ;
-
-/* TCON 0x88 */
-__sbit __at (0x88) IT0 ; /* TCON.0 - EXT. INTERRUPT 0 TYPE */
-__sbit __at (0x89) IE0 ; /* TCON.1 - EXT. INTERRUPT 0 EDGE FLAG */
-__sbit __at (0x8A) IT1 ; /* TCON.2 - EXT. INTERRUPT 1 TYPE */
-__sbit __at (0x8B) IE1 ; /* TCON.3 - EXT. INTERRUPT 1 EDGE FLAG */
-__sbit __at (0x8C) TR0 ; /* TCON.4 - TIMER 0 ON/OFF CONTROL */
-__sbit __at (0x8D) TF0 ; /* TCON.5 - TIMER 0 OVERFLOW FLAG */
-__sbit __at (0x8E) TR1 ; /* TCON.6 - TIMER 1 ON/OFF CONTROL */
-__sbit __at (0x8F) TF1 ; /* TCON.7 - TIMER 1 OVERFLOW FLAG */
-
-/* P1 0x90 */
-__sbit __at (0x90) P1_0 ;
-__sbit __at (0x91) P1_1 ;
-__sbit __at (0x92) P1_2 ;
-__sbit __at (0x93) P1_3 ;
-__sbit __at (0x94) P1_4 ;
-__sbit __at (0x95) P1_5 ;
-__sbit __at (0x96) P1_6 ;
-__sbit __at (0x97) P1_7 ;
-
-/* SCON 0x98 */
-__sbit __at (0x98) RI ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
-__sbit __at (0x98) RI0 ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
-__sbit __at (0x99) TI ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
-__sbit __at (0x99) TI0 ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
-__sbit __at (0x9A) RB8 ; /* SCON.2 - RECEIVE BIT 8 */
-__sbit __at (0x9A) RB80 ; /* SCON.2 - RECEIVE BIT 8 */
-__sbit __at (0x9B) TB8 ; /* SCON.3 - TRANSMIT BIT 8 */
-__sbit __at (0x9B) TB80 ; /* SCON.3 - TRANSMIT BIT 8 */
-__sbit __at (0x9C) REN ; /* SCON.4 - RECEIVE ENABLE */
-__sbit __at (0x9C) REN0 ; /* SCON.4 - RECEIVE ENABLE */
-__sbit __at (0x9D) SM2 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
-__sbit __at (0x9D) MCE0 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
-__sbit __at (0x9F) SM0 ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
-__sbit __at (0x9F) S0MODE ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
-
-/* P2 0xA0 */
-__sbit __at (0xA0) P2_0 ;
-__sbit __at (0xA1) P2_1 ;
-__sbit __at (0xA2) P2_2 ;
-__sbit __at (0xA3) P2_3 ;
-__sbit __at (0xA4) P2_4 ;
-__sbit __at (0xA5) P2_5 ;
-__sbit __at (0xA6) P2_6 ;
-__sbit __at (0xA7) P2_7 ;
-
-/* IE 0xA8 */
-__sbit __at (0xA8) EX0 ; /* IE.0 - EXTERNAL INTERRUPT 0 ENABLE */
-__sbit __at (0xA9) ET0 ; /* IE.1 - TIMER 0 INTERRUPT ENABLE */
-__sbit __at (0xAA) EX1 ; /* IE.2 - EXTERNAL INTERRUPT 1 ENABLE */
-__sbit __at (0xAB) ET1 ; /* IE.3 - TIMER 1 INTERRUPT ENABLE */
-__sbit __at (0xAC) ES ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
-__sbit __at (0xAC) ES0 ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
-__sbit __at (0xAD) ET2 ; /* IE.5 - TIMER 2 INTERRUPT ENABLE */
-__sbit __at (0xAE) ESPI0 ; /* IE.6 - SPI0 INTERRUPT ENABLE */
-__sbit __at (0xAF) EA ; /* IE.7 - GLOBAL INTERRUPT ENABLE */
-
-/* IP 0xB8 */
-__sbit __at (0xB8) PX0 ; /* IP.0 - EXTERNAL INTERRUPT 0 PRIORITY */
-__sbit __at (0xB9) PT0 ; /* IP.1 - TIMER 0 PRIORITY */
-__sbit __at (0xBA) PX1 ; /* IP.2 - EXTERNAL INTERRUPT 1 PRIORITY */
-__sbit __at (0xBB) PT1 ; /* IP.3 - TIMER 1 PRIORITY */
-__sbit __at (0xBC) PS ; /* IP.4 - SERIAL PORT PRIORITY */
-__sbit __at (0xBC) PS0 ; /* IP.4 - SERIAL PORT PRIORITY */
-__sbit __at (0xBD) PT2 ; /* IP.5 - TIMER 2 PRIORITY */
-__sbit __at (0xBE) PSPI0 ; /* IP.6 - SPI0 PRIORITY */
-
-/* SMB0CN 0xC0 */
-__sbit __at (0xC0) SI ; /* SMB0CN.0 - SMBUS 0 INTERRUPT PENDING FLAG */
-__sbit __at (0xC1) ACK ; /* SMB0CN.1 - SMBUS 0 ACKNOWLEDGE FLAG */
-__sbit __at (0xC2) ARBLOST ; /* SMB0CN.2 - SMBUS 0 ARBITRATION LOST INDICATOR */
-__sbit __at (0xC3) ACKRQ ; /* SMB0CN.3 - SMBUS 0 ACKNOWLEDGE REQUEST */
-__sbit __at (0xC4) STO ; /* SMB0CN.4 - SMBUS 0 STOP FLAG */
-__sbit __at (0xC5) STA ; /* SMB0CN.5 - SMBUS 0 START FLAG */
-__sbit __at (0xC6) TXMODE ; /* SMB0CN.6 - SMBUS 0 TRANSMIT MODE INDICATOR */
-__sbit __at (0xC7) MASTER ; /* SMB0CN.7 - SMBUS 0 MASTER/SLAVE INDICATOR */
-
-/* TMR2CN 0xC8 */
-__sbit __at (0xC8) T2XCLK ; /* TMR2CN.0 - TIMER 2 EXTERNAL CLOCK SELECT */
-__sbit __at (0xCA) TR2 ; /* TMR2CN.2 - TIMER 2 ON/OFF CONTROL */
-__sbit __at (0xCB) T2SPLIT ; /* TMR2CN.3 - TIMER 2 SPLIT MODE ENABLE */
-__sbit __at (0xCD) TF2CEN ; /* TMR2CN.5 - TIMER 2 LOW-FREQ OSC CAPTURE ENABLE*/
-__sbit __at (0xCD) TF2LEN ; /* TMR2CN.5 - TIMER 2 LOW BYTE INTERRUPT ENABLE */
-__sbit __at (0xCE) TF2L ; /* TMR2CN.6 - TIMER 2 LOW BYTE OVERFLOW FLAG */
-__sbit __at (0xCF) TF2 ; /* TMR2CN.7 - TIMER 2 OVERFLOW FLAG */
-__sbit __at (0xCF) TF2H ; /* TMR2CN.7 - TIMER 2 HIGH BYTE OVERFLOW FLAG */
-
-/* PSW 0xD0 */
-__sbit __at (0xD0) PARITY ; /* PSW.0 - ACCUMULATOR PARITY FLAG */
-__sbit __at (0xD1) F1 ; /* PSW.1 - FLAG 1 */
-__sbit __at (0xD2) OV ; /* PSW.2 - OVERFLOW FLAG */
-__sbit __at (0xD3) RS0 ; /* PSW.3 - REGISTER BANK SELECT 0 */
-__sbit __at (0xD4) RS1 ; /* PSW.4 - REGISTER BANK SELECT 1 */
-__sbit __at (0xD5) F0 ; /* PSW.5 - FLAG 0 */
-__sbit __at (0xD6) AC ; /* PSW.6 - AUXILIARY CARRY FLAG */
-__sbit __at (0xD7) CY ; /* PSW.7 - CARRY FLAG */
-
-/* PCA0CN 0xD8 */
-__sbit __at (0xD8) CCF0 ; /* PCA0CN.0 - PCA MODULE 0 CAPTURE/COMPARE FLAG */
-__sbit __at (0xD9) CCF1 ; /* PCA0CN.1 - PCA MODULE 1 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDA) CCF2 ; /* PCA0CN.2 - PCA MODULE 2 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDE) CR ; /* PCA0CN.6 - PCA COUNTER/TIMER RUN CONTROL */
-__sbit __at (0xDF) CF ; /* PCA0CN.7 - PCA COUNTER/TIMER OVERFLOW FLAG */
-
-/* ADC0CN 0xE8 */
-__sbit __at (0xE8) AD0CM0 ; /* ADC0CN.0 - ADC 0 START OF CONV. MODE BIT 0 */
-__sbit __at (0xE9) AD0CM1 ; /* ADC0CN.1 - ADC 0 START OF CONV. MODE BIT 1 */
-__sbit __at (0xEA) AD0CM2 ; /* ADC0CN.2 - ADC 0 START OF CONV. MODE BIT 2 */
-__sbit __at (0xEB) AD0WINT ; /* ADC0CN.3 - ADC 0 WINDOW COMPARE INT. FLAG */
-__sbit __at (0xEC) AD0BUSY ; /* ADC0CN.4 - ADC 0 BUSY FLAG */
-__sbit __at (0xED) AD0INT ; /* ADC0CN.5 - ADC 0 CONV. COMPLETE INT. FLAG */
-__sbit __at (0xEE) AD0TM ; /* ADC0CN.6 - ADC 0 TRACK MODE */
-__sbit __at (0xEF) AD0EN ; /* ADC0CN.7 - ADC 0 ENABLE */
-
-/* SPI0CN 0xF8 */
-__sbit __at (0xF8) SPIEN ; /* SPI0CN.0 - SPI0 ENABLE */
-__sbit __at (0xF9) TXBMT ; /* SPI0CN.1 - TRANSMIT BUFFER EMPTY */
-__sbit __at (0xFA) NSSMD0 ; /* SPI0CN.2 - SLAVE SELECT MODE BIT 0 */
-__sbit __at (0xFB) NSSMD1 ; /* SPI0CN.3 - SLAVE SELECT MODE BIT 1 */
-__sbit __at (0xFC) RXOVRN ; /* SPI0CN.4 - RECEIVE OVERRUN FLAG */
-__sbit __at (0xFD) MODF ; /* SPI0CN.5 - MODE FAULT FLAG */
-__sbit __at (0xFE) WCOL ; /* SPI0CN.6 - WRITE COLLISION FLAG */
-__sbit __at (0xFF) SPIF ; /* SPI0CN.7 - SPI0 INTERRUPT FLAG */
-
-
-/* Predefined SFR Bit Masks */
-
-#define PCON_IDLE 0x01 /* PCON */
-#define PCON_STOP 0x02 /* PCON */
-#define T1M 0x08 /* CKCON */
-#define PSWE 0x01 /* PSCTL */
-#define PSEE 0x02 /* PSCTL */
-#define ECP0 0x20 /* EIE1 */
-#define PORSF 0x02 /* RSTSRC */
-#define SWRSF 0x10 /* RSTSRC */
-#define ECCF 0x01 /* PCA0CPMn */
-#define PWM 0x02 /* PCA0CPMn */
-#define TOG 0x04 /* PCA0CPMn */
-#define MAT 0x08 /* PCA0CPMn */
-#define CAPN 0x10 /* PCA0CPMn */
-#define CAPP 0x20 /* PCA0CPMn */
-#define ECOM 0x40 /* PCA0CPMn */
-#define PWM16 0x80 /* PCA0CPMn */
-#define CP0E 0x10 /* XBR0 */
-#define CP0OEN 0x10 /* XBR0 */
-#define CP0AE 0x20 /* XBR0 */
-#define CP0AOEN 0x20 /* XBR0 */
-
-#endif
+++ /dev/null
-/*-------------------------------------------------------------------------
- Register Declarations for the Cygnal/SiLabs C8051F34x Processor Range
-
- Copyright (C) 2006 - Maarten Brock, sourceforge.brock@dse.nl
-
- This library is free software; you can redistribute it and/or
- modify it under the terms of the GNU Lesser General Public
- License as published by the Free Software Foundation; either
- version 2.1 of the License, or (at your option) any later version.
-
- This library is distributed in the hope that it will be useful,
- but WITHOUT ANY WARRANTY; without even the implied warranty of
- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
- Lesser General Public License for more details.
-
- You should have received a copy of the GNU Lesser General Public
- License along with this library; if not, write to the Free Software
- Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
--------------------------------------------------------------------------*/
-
-#ifndef C8051F340_H
-#define C8051F340_H
-
-
-/* BYTE Registers */
-__sfr __at (0x80) P0 ; /* PORT 0 */
-__sfr __at (0x81) SP ; /* STACK POINTER */
-__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
-__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
-__sfr __at (0x84) EMI0TC ; /* EXTERNAL MEMORY INTERFACE TIMING */
-__sfr __at (0x85) EMI0CF ; /* EXTERNAL MEMORY INTERFACE CONFIGURATION */
-__sfr __at (0x86) OSCLCN ; /* LOW-FREQUENCY OSCILLATOR CONTROL */
-__sfr __at (0x87) PCON ; /* POWER CONTROL */
-__sfr __at (0x88) TCON ; /* TIMER CONTROL */
-__sfr __at (0x89) TMOD ; /* TIMER MODE */
-__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
-__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
-__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
-__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
-__sfr __at (0x8E) CKCON ; /* CLOCK CONTROL */
-__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W CONTROL */
-__sfr __at (0x90) P1 ; /* PORT 1 */
-__sfr __at (0x91) TMR3CN ; /* TIMER 3 CONTROL */
-__sfr __at (0x92) TMR3RLL ; /* TIMER 3 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0x93) TMR3RLH ; /* TIMER 3 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0x94) TMR3L ; /* TIMER 3 - LOW BYTE */
-__sfr __at (0x95) TMR3H ; /* TIMER 3 - HIGH BYTE */
-__sfr __at (0x96) USB0ADR ; /* USB0 INDIRECT ADDRESS REGISTER */
-__sfr __at (0x97) USB0DAT ; /* USB0 DATA REGISTER */
-__sfr __at (0x98) SCON ; /* SERIAL PORT CONTROL */
-__sfr __at (0x98) SCON0 ; /* SERIAL PORT CONTROL */
-__sfr __at (0x99) SBUF ; /* SERIAL PORT BUFFER */
-__sfr __at (0x99) SBUF0 ; /* SERIAL PORT BUFFER */
-__sfr __at (0x9A) CPT1CN ; /* COMPARATOR 1 CONTROL */
-__sfr __at (0x9B) CPT0CN ; /* COMPARATOR 0 CONTROL */
-__sfr __at (0x9C) CPT1MD ; /* COMPARATOR 1 MODE SELECTION */
-__sfr __at (0x9D) CPT0MD ; /* COMPARATOR 0 MODE SELECTION */
-__sfr __at (0x9E) CPT1MX ; /* COMPARATOR 1 MUX SELECTION */
-__sfr __at (0x9F) CPT0MX ; /* COMPARATOR 0 MUX SELECTION */
-__sfr __at (0xA0) P2 ; /* PORT 2 */
-__sfr __at (0xA1) SPI0CFG ; /* SPI0 CONFIGURATION */
-__sfr __at (0xA2) SPI0CKR ; /* SPI0 CLOCK RATE CONTROL */
-__sfr __at (0xA3) SPI0DAT ; /* SPI0 DATA */
-__sfr __at (0xA4) P0MDOUT ; /* PORT 0 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA5) P1MDOUT ; /* PORT 1 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA6) P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA7) P3MDOUT ; /* PORT 3 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
-__sfr __at (0xA9) CLKSEL ; /* SYSTEM CLOCK SELECT */
-__sfr __at (0xAA) EMI0CN ; /* EXTERNAL MEMORY INTERFACE CONTROL */
-__sfr __at (0xAA) _XPAGE ; /* XDATA/PDATA PAGE */
-__sfr __at (0xAC) SBCON1 ; /* UART 1 BAUDRATE GENERATOR CONTROL */
-__sfr __at (0xAE) P4MDOUT ; /* PORT 4 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xAF) PFE0CN ; /* PREFETCH ENGINE CONTROL */
-__sfr __at (0xB0) P3 ; /* PORT 3 */
-__sfr __at (0xB1) OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
-__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
-__sfr __at (0xB3) OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */
-__sfr __at (0xB4) SBRLL1 ; /* UART 1 BAUDRATE GENERATOR - LOW BYTE */
-__sfr __at (0xB5) SBRLH1 ; /* UART 1 BAUDRATE GENERATOR - HIGH BYTE */
-__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
-__sfr __at (0xB7) FLKEY ; /* FLASH ACESS LIMIT */
-__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
-__sfr __at (0xB9) CLKMUL ; /* CLOCK MULTIPLIER CONTROL REGISTER */
-__sfr __at (0xBA) AMX0N ; /* ADC 0 MUX NEGATIVE CHANNEL SELECTION */
-__sfr __at (0xBB) AMX0P ; /* ADC 0 MUX POSITIVE CHANNEL SELECTION */
-__sfr __at (0xBC) ADC0CF ; /* ADC 0 CONFIGURATION */
-__sfr __at (0xBD) ADC0L ; /* ADC 0 DATA WORD LSB */
-__sfr __at (0xBE) ADC0H ; /* ADC 0 DATA WORD MSB */
-__sfr __at (0xC0) SMB0CN ; /* SMBUS CONTROL */
-__sfr __at (0xC1) SMB0CF ; /* SMBUS CONFIGURATION */
-__sfr __at (0xC2) SMB0DAT ; /* SMBUS DATA */
-__sfr __at (0xC3) ADC0GTL ; /* ADC 0 GREATER-THAN LOW BYTE */
-__sfr __at (0xC4) ADC0GTH ; /* ADC 0 GREATER-THAN HIGH BYTE */
-__sfr __at (0xC5) ADC0LTL ; /* ADC 0 LESS-THAN LOW BYTE */
-__sfr __at (0xC6) ADC0LTH ; /* ADC 0 LESS-THAN HIGH BYTE */
-__sfr __at (0xC7) P4 ; /* PORT 4 */
-__sfr __at (0xC8) T2CON ; /* TIMER 2 CONTROL */
-__sfr __at (0xC8) TMR2CN ; /* TIMER 2 CONTROL */
-__sfr __at (0xC9) REG0CN ; /* VOLTAGE REGULATOR CONTROL */
-__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0xCA) TMR2RLL ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0xCB) TMR2RLH ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
-__sfr __at (0xCC) TMR2L ; /* TIMER 2 - LOW BYTE */
-__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
-__sfr __at (0xCD) TMR2H ; /* TIMER 2 - HIGH BYTE */
-__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
-__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
-__sfr __at (0xD2) SCON1 ; /* UART 1 CONTROL */
-__sfr __at (0xD3) SBUF1 ; /* UART 1 DATA BUFFER */
-__sfr __at (0xD4) P0SKIP ; /* PORT 0 SKIP */
-__sfr __at (0xD5) P1SKIP ; /* PORT 1 SKIP */
-__sfr __at (0xD6) P2SKIP ; /* PORT 2 SKIP */
-__sfr __at (0xD7) USB0XCN ; /* USB0 TRANSCEIVER CONTROL */
-__sfr __at (0xD8) PCA0CN ; /* PCA CONTROL */
-__sfr __at (0xD9) PCA0MD ; /* PCA MODE */
-__sfr __at (0xDA) PCA0CPM0 ; /* PCA MODULE 0 MODE REGISTER */
-__sfr __at (0xDB) PCA0CPM1 ; /* PCA MODULE 1 MODE REGISTER */
-__sfr __at (0xDC) PCA0CPM2 ; /* PCA MODULE 2 MODE REGISTER */
-__sfr __at (0xDD) PCA0CPM3 ; /* PCA MODULE 3 MODE REGISTER */
-__sfr __at (0xDE) PCA0CPM4 ; /* PCA MODULE 4 MODE REGISTER */
-__sfr __at (0xDF) P3SKIP ; /* PORT 3 SKIP */
-__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
-__sfr __at (0xE1) XBR0 ; /* PORT MUX CONFIGURATION REGISTER 0 */
-__sfr __at (0xE2) XBR1 ; /* PORT MUX CONFIGURATION REGISTER 1 */
-__sfr __at (0xE3) XBR2 ; /* PORT MUX CONFIGURATION REGISTER 2 */
-__sfr __at (0xE4) IT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
-__sfr __at (0xE4) INT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
-__sfr __at (0xE5) SMOD1 ; /* UART 1 MODE */
-__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
-__sfr __at (0xE7) EIE2 ; /* EXTERNAL INTERRUPT ENABLE 2 */
-__sfr __at (0xE8) ADC0CN ; /* ADC 0 CONTROL */
-__sfr __at (0xE9) PCA0CPL1 ; /* PCA CAPTURE 1 LOW */
-__sfr __at (0xEA) PCA0CPH1 ; /* PCA CAPTURE 1 HIGH */
-__sfr __at (0xEB) PCA0CPL2 ; /* PCA CAPTURE 2 LOW */
-__sfr __at (0xEC) PCA0CPH2 ; /* PCA CAPTURE 2 HIGH */
-__sfr __at (0xED) PCA0CPL3 ; /* PCA CAPTURE 3 LOW */
-__sfr __at (0xEE) PCA0CPH3 ; /* PCA CAPTURE 3 HIGH */
-__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
-__sfr __at (0xF0) B ; /* B REGISTER */
-__sfr __at (0xF1) P0MODE ; /* PORT 0 INPUT MODE CONFIGURATION */
-__sfr __at (0xF1) P0MDIN ; /* PORT 0 INPUT MODE CONFIGURATION */
-__sfr __at (0xF2) P1MODE ; /* PORT 1 INPUT MODE CONFIGURATION */
-__sfr __at (0xF2) P1MDIN ; /* PORT 1 INPUT MODE CONFIGURATION */
-__sfr __at (0xF3) P2MODE ; /* PORT 2 INPUT MODE CONFIGURATION */
-__sfr __at (0xF3) P2MDIN ; /* PORT 2 INPUT MODE CONFIGURATION */
-__sfr __at (0xF4) P3MODE ; /* PORT 3 INPUT MODE CONFIGURATION */
-__sfr __at (0xF4) P3MDIN ; /* PORT 3 INPUT MODE CONFIGURATION */
-__sfr __at (0xF5) P4MDIN ; /* PORT 4 INPUT MODE CONFIGURATION */
-__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
-__sfr __at (0xF7) EIP2 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 2 */
-__sfr __at (0xF8) SPI0CN ; /* SPI0 CONTROL */
-__sfr __at (0xF9) PCA0L ; /* PCA COUNTER LOW */
-__sfr __at (0xFA) PCA0H ; /* PCA COUNTER HIGH */
-__sfr __at (0xFB) PCA0CPL0 ; /* PCA CAPTURE 0 LOW */
-__sfr __at (0xFC) PCA0CPH0 ; /* PCA CAPTURE 0 HIGH */
-__sfr __at (0xFD) PCA0CPL4 ; /* PCA CAPTURE 4 LOW */
-__sfr __at (0xFE) PCA0CPH4 ; /* PCA CAPTURE 4 HIGH */
-__sfr __at (0xFF) VDM0CN ; /* VDD MONITOR CONTROL */
-
-
-/* WORD/DWORD Registers */
-
-__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
-__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
-__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
-__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
-__sfr16 __at (0xCBCA) TMR2RL ; /* TIMER 2 CAPTURE REGISTER WORD */
-__sfr16 __at (0x9594) TMR3 ; /* TIMER 3 COUNTER */
-__sfr16 __at (0x9392) TMR3RL ; /* TIMER 3 CAPTURE REGISTER WORD */
-__sfr16 __at (0xB5B4) SBRL1 ; /* UART 1 BAUDRATE GENERATOR WORD */
-__sfr16 __at (0xBEBD) ADC0 ; /* ADC 0 DATA WORD */
-__sfr16 __at (0xC4C3) ADC0GT ; /* ADC 0 GREATER-THAN REGISTER WORD */
-__sfr16 __at (0xC6C5) ADC0LT ; /* ADC 0 LESS-THAN REGISTER WORD */
-__sfr16 __at (0xFAF9) PCA0 ; /* PCA COUNTER */
-__sfr16 __at (0xFCFB) PCA0CP0 ; /* PCA CAPTURE 0 WORD */
-__sfr16 __at (0xEAE9) PCA0CP1 ; /* PCA CAPTURE 1 WORD */
-__sfr16 __at (0xECEB) PCA0CP2 ; /* PCA CAPTURE 2 WORD */
-__sfr16 __at (0xEEED) PCA0CP3 ; /* PCA CAPTURE 3 WORD */
-__sfr16 __at (0xFEFD) PCA0CP4 ; /* PCA CAPTURE 4 WORD */
-
-
-/* BIT Registers */
-
-/* P0 0x80 */
-__sbit __at (0x80) P0_0 ;
-__sbit __at (0x81) P0_1 ;
-__sbit __at (0x82) P0_2 ;
-__sbit __at (0x83) P0_3 ;
-__sbit __at (0x84) P0_4 ;
-__sbit __at (0x85) P0_5 ;
-__sbit __at (0x86) P0_6 ;
-__sbit __at (0x87) P0_7 ;
-
-/* TCON 0x88 */
-__sbit __at (0x88) IT0 ; /* TCON.0 - EXT. INTERRUPT 0 TYPE */
-__sbit __at (0x89) IE0 ; /* TCON.1 - EXT. INTERRUPT 0 EDGE FLAG */
-__sbit __at (0x8A) IT1 ; /* TCON.2 - EXT. INTERRUPT 1 TYPE */
-__sbit __at (0x8B) IE1 ; /* TCON.3 - EXT. INTERRUPT 1 EDGE FLAG */
-__sbit __at (0x8C) TR0 ; /* TCON.4 - TIMER 0 ON/OFF CONTROL */
-__sbit __at (0x8D) TF0 ; /* TCON.5 - TIMER 0 OVERFLOW FLAG */
-__sbit __at (0x8E) TR1 ; /* TCON.6 - TIMER 1 ON/OFF CONTROL */
-__sbit __at (0x8F) TF1 ; /* TCON.7 - TIMER 1 OVERFLOW FLAG */
-
-/* P1 0x90 */
-__sbit __at (0x90) P1_0 ;
-__sbit __at (0x91) P1_1 ;
-__sbit __at (0x92) P1_2 ;
-__sbit __at (0x93) P1_3 ;
-__sbit __at (0x94) P1_4 ;
-__sbit __at (0x95) P1_5 ;
-__sbit __at (0x96) P1_6 ;
-__sbit __at (0x97) P1_7 ;
-
-/* SCON 0x98 */
-__sbit __at (0x98) RI ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
-__sbit __at (0x98) RI0 ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
-__sbit __at (0x99) TI ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
-__sbit __at (0x99) TI0 ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
-__sbit __at (0x9A) RB8 ; /* SCON.2 - RECEIVE BIT 8 */
-__sbit __at (0x9A) RB80 ; /* SCON.2 - RECEIVE BIT 8 */
-__sbit __at (0x9B) TB8 ; /* SCON.3 - TRANSMIT BIT 8 */
-__sbit __at (0x9B) TB80 ; /* SCON.3 - TRANSMIT BIT 8 */
-__sbit __at (0x9C) REN ; /* SCON.4 - RECEIVE ENABLE */
-__sbit __at (0x9C) REN0 ; /* SCON.4 - RECEIVE ENABLE */
-__sbit __at (0x9D) SM2 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
-__sbit __at (0x9D) MCE0 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
-__sbit __at (0x9F) SM0 ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
-__sbit __at (0x9F) S0MODE ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
-
-/* P2 0xA0 */
-__sbit __at (0xA0) P2_0 ;
-__sbit __at (0xA1) P2_1 ;
-__sbit __at (0xA2) P2_2 ;
-__sbit __at (0xA3) P2_3 ;
-__sbit __at (0xA4) P2_4 ;
-__sbit __at (0xA5) P2_5 ;
-__sbit __at (0xA6) P2_6 ;
-__sbit __at (0xA7) P2_7 ;
-
-/* IE 0xA8 */
-__sbit __at (0xA8) EX0 ; /* IE.0 - EXTERNAL INTERRUPT 0 ENABLE */
-__sbit __at (0xA9) ET0 ; /* IE.1 - TIMER 0 INTERRUPT ENABLE */
-__sbit __at (0xAA) EX1 ; /* IE.2 - EXTERNAL INTERRUPT 1 ENABLE */
-__sbit __at (0xAB) ET1 ; /* IE.3 - TIMER 1 INTERRUPT ENABLE */
-__sbit __at (0xAC) ES ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
-__sbit __at (0xAC) ES0 ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
-__sbit __at (0xAD) ET2 ; /* IE.5 - TIMER 2 INTERRUPT ENABLE */
-__sbit __at (0xAE) ESPI0 ; /* IE.6 - SPI0 INTERRUPT ENABLE */
-__sbit __at (0xAF) EA ; /* IE.7 - GLOBAL INTERRUPT ENABLE */
-
-/* P3 0xB0 */
-__sbit __at (0xB0) P3_0 ;
-__sbit __at (0xB1) P3_1 ;
-__sbit __at (0xB2) P3_2 ;
-__sbit __at (0xB3) P3_3 ;
-__sbit __at (0xB4) P3_4 ;
-__sbit __at (0xB5) P3_5 ;
-__sbit __at (0xB6) P3_6 ;
-__sbit __at (0xB7) P3_7 ;
-
-/* IP 0xB8 */
-__sbit __at (0xB8) PX0 ; /* IP.0 - EXTERNAL INTERRUPT 0 PRIORITY */
-__sbit __at (0xB9) PT0 ; /* IP.1 - TIMER 0 PRIORITY */
-__sbit __at (0xBA) PX1 ; /* IP.2 - EXTERNAL INTERRUPT 1 PRIORITY */
-__sbit __at (0xBB) PT1 ; /* IP.3 - TIMER 1 PRIORITY */
-__sbit __at (0xBC) PS ; /* IP.4 - SERIAL PORT PRIORITY */
-__sbit __at (0xBC) PS0 ; /* IP.4 - SERIAL PORT PRIORITY */
-__sbit __at (0xBD) PT2 ; /* IP.5 - TIMER 2 PRIORITY */
-__sbit __at (0xBE) PSPI0 ; /* IP.6 - SPI0 PRIORITY */
-
-/* SMB0CN 0xC0 */
-__sbit __at (0xC0) SI ; /* SMB0CN.0 - SMBUS 0 INTERRUPT PENDING FLAG */
-__sbit __at (0xC1) ACK ; /* SMB0CN.1 - SMBUS 0 ACKNOWLEDGE FLAG */
-__sbit __at (0xC2) ARBLOST ; /* SMB0CN.2 - SMBUS 0 ARBITRATION LOST INDICATOR */
-__sbit __at (0xC3) ACKRQ ; /* SMB0CN.3 - SMBUS 0 ACKNOWLEDGE REQUEST */
-__sbit __at (0xC4) STO ; /* SMB0CN.4 - SMBUS 0 STOP FLAG */
-__sbit __at (0xC5) STA ; /* SMB0CN.5 - SMBUS 0 START FLAG */
-__sbit __at (0xC6) TXMODE ; /* SMB0CN.6 - SMBUS 0 TRANSMIT MODE INDICATOR */
-__sbit __at (0xC7) MASTER ; /* SMB0CN.7 - SMBUS 0 MASTER/SLAVE INDICATOR */
-
-/* TMR2CN 0xC8 */
-__sbit __at (0xC8) T2XCLK ; /* TMR2CN.0 - TIMER 2 EXTERNAL CLOCK SELECT */
-__sbit __at (0xC9) T2CSS ; /* TMR2CN.1 - TIMER 2 CAPTURE SOURCE SELECT */
-__sbit __at (0xCA) TR2 ; /* TMR2CN.2 - TIMER 2 ON/OFF CONTROL */
-__sbit __at (0xCB) T2SPLIT ; /* TMR2CN.3 - TIMER 2 SPLIT MODE ENABLE */
-__sbit __at (0xCC) T2CE ; /* TMR2CN.4 - TIMER 2 CAPTURE ENABLE */
-__sbit __at (0xCD) TF2LEN ; /* TMR2CN.5 - TIMER 2 LOW BYTE INTERRUPT ENABLE */
-__sbit __at (0xCE) TF2L ; /* TMR2CN.6 - TIMER 2 LOW BYTE OVERFLOW FLAG */
-__sbit __at (0xCF) TF2 ; /* TMR2CN.7 - TIMER 2 OVERFLOW FLAG */
-__sbit __at (0xCF) TF2H ; /* TMR2CN.7 - TIMER 2 HIGH BYTE OVERFLOW FLAG */
-
-/* PSW 0xD0 */
-__sbit __at (0xD0) PARITY ; /* PSW.0 - ACCUMULATOR PARITY FLAG */
-__sbit __at (0xD1) F1 ; /* PSW.1 - FLAG 1 */
-__sbit __at (0xD2) OV ; /* PSW.2 - OVERFLOW FLAG */
-__sbit __at (0xD3) RS0 ; /* PSW.3 - REGISTER BANK SELECT 0 */
-__sbit __at (0xD4) RS1 ; /* PSW.4 - REGISTER BANK SELECT 1 */
-__sbit __at (0xD5) F0 ; /* PSW.5 - FLAG 0 */
-__sbit __at (0xD6) AC ; /* PSW.6 - AUXILIARY CARRY FLAG */
-__sbit __at (0xD7) CY ; /* PSW.7 - CARRY FLAG */
-
-/* PCA0CN 0xD8 */
-__sbit __at (0xD8) CCF0 ; /* PCA0CN.0 - PCA MODULE 0 CAPTURE/COMPARE FLAG */
-__sbit __at (0xD9) CCF1 ; /* PCA0CN.1 - PCA MODULE 1 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDA) CCF2 ; /* PCA0CN.2 - PCA MODULE 2 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDB) CCF3 ; /* PCA0CN.3 - PCA MODULE 3 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDC) CCF4 ; /* PCA0CN.4 - PCA MODULE 4 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDE) CR ; /* PCA0CN.6 - PCA COUNTER/TIMER RUN CONTROL */
-__sbit __at (0xDF) CF ; /* PCA0CN.7 - PCA COUNTER/TIMER OVERFLOW FLAG */
-
-/* ADC0CN 0xE8 */
-__sbit __at (0xE8) AD0CM0 ; /* ADC0CN.0 - ADC 0 START OF CONV. MODE BIT 0 */
-__sbit __at (0xE9) AD0CM1 ; /* ADC0CN.1 - ADC 0 START OF CONV. MODE BIT 1 */
-__sbit __at (0xEA) AD0CM2 ; /* ADC0CN.2 - ADC 0 START OF CONV. MODE BIT 2 */
-__sbit __at (0xEB) AD0WINT ; /* ADC0CN.3 - ADC 0 WINDOW COMPARE INT. FLAG */
-__sbit __at (0xEC) AD0BUSY ; /* ADC0CN.4 - ADC 0 BUSY FLAG */
-__sbit __at (0xED) AD0INT ; /* ADC0CN.5 - ADC 0 CONV. COMPLETE INT. FLAG */
-__sbit __at (0xEE) AD0TM ; /* ADC0CN.6 - ADC 0 TRACK MODE */
-__sbit __at (0xEF) AD0EN ; /* ADC0CN.7 - ADC 0 ENABLE */
-
-/* SPI0CN 0xF8 */
-__sbit __at (0xF8) SPIEN ; /* SPI0CN.0 - SPI0 ENABLE */
-__sbit __at (0xF9) TXBMT ; /* SPI0CN.1 - TRANSMIT BUFFER EMPTY */
-__sbit __at (0xFA) NSSMD0 ; /* SPI0CN.2 - SLAVE SELECT MODE BIT 0 */
-__sbit __at (0xFB) NSSMD1 ; /* SPI0CN.3 - SLAVE SELECT MODE BIT 1 */
-__sbit __at (0xFC) RXOVRN ; /* SPI0CN.4 - RECEIVE OVERRUN FLAG */
-__sbit __at (0xFD) MODF ; /* SPI0CN.5 - MODE FAULT FLAG */
-__sbit __at (0xFE) WCOL ; /* SPI0CN.6 - WRITE COLLISION FLAG */
-__sbit __at (0xFF) SPIF ; /* SPI0CN.7 - SPI0 INTERRUPT FLAG */
-
-
-/* Predefined SFR Bit Masks */
-
-#define PCON_IDLE 0x01 /* PCON */
-#define PCON_STOP 0x02 /* PCON */
-#define T1M 0x08 /* CKCON */
-#define PSWE 0x01 /* PSCTL */
-#define PSEE 0x02 /* PSCTL */
-#define ECP0 0x20 /* EIE1 */
-#define ECP1 0x40 /* EIE1 */
-#define PORSF 0x02 /* RSTSRC */
-#define SWRSF 0x10 /* RSTSRC */
-#define ECCF 0x01 /* PCA0CPMn */
-#define PWM 0x02 /* PCA0CPMn */
-#define TOG 0x04 /* PCA0CPMn */
-#define MAT 0x08 /* PCA0CPMn */
-#define CAPN 0x10 /* PCA0CPMn */
-#define CAPP 0x20 /* PCA0CPMn */
-#define ECOM 0x40 /* PCA0CPMn */
-#define PWM16 0x80 /* PCA0CPMn */
-#define CP0E 0x10 /* XBR0 */
-#define CP0AE 0x20 /* XBR0 */
-#define CP1E 0x40 /* XBR0 */
-#define CP1AE 0x80 /* XBR0 */
-
-#endif
+++ /dev/null
-/*-------------------------------------------------------------------------
- Register Declarations for the SiLabs C8051F35x Processor Range
-
- Copyright (C) 2004 - Maarten Brock, sourceforge.brock@dse.nl
-
- This library is free software; you can redistribute it and/or
- modify it under the terms of the GNU Lesser General Public
- License as published by the Free Software Foundation; either
- version 2.1 of the License, or (at your option) any later version.
-
- This library is distributed in the hope that it will be useful,
- but WITHOUT ANY WARRANTY; without even the implied warranty of
- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
- Lesser General Public License for more details.
-
- You should have received a copy of the GNU Lesser General Public
- License along with this library; if not, write to the Free Software
- Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
--------------------------------------------------------------------------*/
-
-#ifndef C8051F350_H
-#define C8051F350_H
-
-
-/* BYTE Registers */
-
-__sfr __at (0x80) P0 ; /* PORT 0 */
-__sfr __at (0x81) SP ; /* STACK POINTER */
-__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
-__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
-__sfr __at (0x87) PCON ; /* POWER CONTROL */
-__sfr __at (0x88) TCON ; /* TIMER CONTROL */
-__sfr __at (0x89) TMOD ; /* TIMER MODE */
-__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
-__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
-__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
-__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
-__sfr __at (0x8E) CKCON ; /* CLOCK CONTROL */
-__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W CONTROL */
-__sfr __at (0x90) P1 ; /* PORT 1 */
-__sfr __at (0x91) TMR3CN ; /* TIMER 3 CONTROL */
-__sfr __at (0x92) TMR3RLL ; /* TIMER 3 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0x93) TMR3RLH ; /* TIMER 3 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0x94) TMR3L ; /* TIMER 3 - LOW BYTE */
-__sfr __at (0x95) TMR3H ; /* TIMER 3 - HIGH BYTE */
-__sfr __at (0x96) IDA0 ; /* CURRENT MODE DAC 0 */
-__sfr __at (0x98) SCON ; /* SERIAL PORT CONTROL */
-__sfr __at (0x98) SCON0 ; /* SERIAL PORT CONTROL */
-__sfr __at (0x99) SBUF ; /* SERIAL PORT BUFFER */
-__sfr __at (0x99) SBUF0 ; /* SERIAL PORT BUFFER */
-__sfr __at (0x9A) ADC0DECL ; /* ADC DECIMATION LOW */
-__sfr __at (0x9B) ADC0DECH ; /* ADC DECIMATION HIGH */
-__sfr __at (0x9C) CPT0CN ; /* COMPARATOR 0 CONTROL */
-__sfr __at (0x9D) CPT0MD ; /* COMPARATOR 0 MODE SELECTION */
-__sfr __at (0x9F) CPT0MX ; /* COMPARATOR 0 MUX SELECTION */
-__sfr __at (0xA0) P2 ; /* PORT 2 */
-__sfr __at (0xA1) SPI0CFG ; /* SPI0 CONFIGURATION */
-__sfr __at (0xA2) SPI0CKR ; /* SPI0 CLOCK RATE CONTROL */
-__sfr __at (0xA3) SPI0DAT ; /* SPI0 DATA */
-__sfr __at (0xA4) P0MDOUT ; /* PORT 0 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA5) P1MDOUT ; /* PORT 1 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA6) P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
-__sfr __at (0xA9) CLKSEL ; /* SYSTEM CLOCK SELECT */
-__sfr __at (0xAA) EMI0CN ; /* EXTERNAL MEMORY INTERFACE CONTROL */
-__sfr __at (0xAA) _XPAGE ; /* XDATA/PDATA PAGE */
-__sfr __at (0xAB) ADC0CGL ; /* ADC 0 GAIN CALIBRATION LOW */
-__sfr __at (0xAC) ADC0CGM ; /* ADC 0 GAIN CALIBRATION MIDDLE */
-__sfr __at (0xAD) ADC0CGH ; /* ADC 0 GAIN CALIBRATION HIGH */
-__sfr __at (0xB1) OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
-__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
-__sfr __at (0xB3) OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */
-__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
-__sfr __at (0xB7) FLKEY ; /* FLASH ACESS LIMIT */
-__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
-__sfr __at (0xB9) IDA0CN ; /* CURRENT MODE DAC 0 - CONTROL */
-__sfr __at (0xBA) ADC0COL ; /* ADC 0 OFFSET CALIBRATION LOW */
-__sfr __at (0xBB) ADC0COM ; /* ADC 0 OFFSET CALIBRATION MIDDLE */
-__sfr __at (0xBC) ADC0COH ; /* ADC 0 OFFSET CALIBRATION HIGH */
-__sfr __at (0xBD) ADC0BUF ; /* ADC 0 BUFFER CONTROL */
-__sfr __at (0xBE) CLKMUL ; /* CLOCK MULTIPLIER */
-__sfr __at (0xBF) ADC0DAC ; /* ADC 0 OFFSET DAC */
-__sfr __at (0xC0) SMB0CN ; /* SMBUS CONTROL */
-__sfr __at (0xC1) SMB0CF ; /* SMBUS CONFIGURATION */
-__sfr __at (0xC2) SMB0DAT ; /* SMBUS DATA */
-__sfr __at (0xC3) ADC0L ; /* ADC 0 OUTPUT LOW BYTE */
-__sfr __at (0xC4) ADC0M ; /* ADC 0 OUTPUT MIDDLE BYTE */
-__sfr __at (0xC5) ADC0H ; /* ADC 0 OUTPUT HIGH BYTE */
-__sfr __at (0xC6) ADC0MUX ; /* ADC 0 MULTIPLEXER */
-__sfr __at (0xC8) T2CON ; /* TIMER 2 CONTROL */
-__sfr __at (0xC8) TMR2CN ; /* TIMER 2 CONTROL */
-__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0xCA) TMR2RLL ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0xCB) TMR2RLH ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
-__sfr __at (0xCC) TMR2L ; /* TIMER 2 - LOW BYTE */
-__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
-__sfr __at (0xCD) TMR2H ; /* TIMER 2 - HIGH BYTE */
-__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
-__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
-__sfr __at (0xD4) P0SKIP ; /* PORT 0 SKIP */
-__sfr __at (0xD5) P1SKIP ; /* PORT 1 SKIP */
-__sfr __at (0xD7) IDA1CN ; /* CURRENT MODE DAC 1 - CONTROL */
-__sfr __at (0xD8) PCA0CN ; /* PCA CONTROL */
-__sfr __at (0xD9) PCA0MD ; /* PCA MODE */
-__sfr __at (0xDA) PCA0CPM0 ; /* PCA MODULE 0 MODE REGISTER */
-__sfr __at (0xDB) PCA0CPM1 ; /* PCA MODULE 1 MODE REGISTER */
-__sfr __at (0xDC) PCA0CPM2 ; /* PCA MODULE 2 MODE REGISTER */
-__sfr __at (0xDD) IDA1 ; /* CURRENT MODE DAC 1 */
-__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
-__sfr __at (0xE1) XBR0 ; /* PORT MUX CONFIGURATION REGISTER 0 */
-__sfr __at (0xE2) XBR1 ; /* PORT MUX CONFIGURATION REGISTER 1 */
-__sfr __at (0xE3) PFE0CN ; /* PREFETCH ENGINE CONTROL */
-__sfr __at (0xE4) IT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
-__sfr __at (0xE4) INT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
-__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
-__sfr __at (0xE8) ADC0STA ; /* ADC 0 STATUS */
-__sfr __at (0xE9) PCA0CPL0 ; /* PCA CAPTURE 0 LOW */
-__sfr __at (0xEA) PCA0CPH0 ; /* PCA CAPTURE 0 HIGH */
-__sfr __at (0xEB) PCA0CPL1 ; /* PCA CAPTURE 1 LOW */
-__sfr __at (0xEC) PCA0CPH1 ; /* PCA CAPTURE 1 HIGH */
-__sfr __at (0xED) PCA0CPL2 ; /* PCA CAPTURE 2 LOW */
-__sfr __at (0xEE) PCA0CPH2 ; /* PCA CAPTURE 2 HIGH */
-__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
-__sfr __at (0xF0) B ; /* B REGISTER */
-__sfr __at (0xF1) P0MODE ; /* PORT 0 INPUT MODE CONFIGURATION */
-__sfr __at (0xF1) P0MDIN ; /* PORT 0 INPUT MODE CONFIGURATION */
-__sfr __at (0xF2) P1MODE ; /* PORT 1 INPUT MODE CONFIGURATION */
-__sfr __at (0xF2) P1MDIN ; /* PORT 1 INPUT MODE CONFIGURATION */
-__sfr __at (0xF3) ADC0MD ; /* ADC 0 MODE */
-__sfr __at (0xF4) ADC0CN ; /* ADC 0 CONTROL */
-__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
-__sfr __at (0xF7) ADC0CLK ; /* ADC 0 CLOCK */
-__sfr __at (0xF8) SPI0CN ; /* SPI0 CONTROL */
-__sfr __at (0xF9) PCA0L ; /* PCA COUNTER LOW */
-__sfr __at (0xFA) PCA0H ; /* PCA COUNTER HIGH */
-__sfr __at (0xFB) ADC0CF ; /* ADC 0 CONFIGURATION */
-__sfr __at (0xFC) ADC0FL ; /* ADC 0 FAST FILTER OUTPUT LOW */
-__sfr __at (0xFD) ADC0FM ; /* ADC 0 FAST FILTER OUTPUT MIDDLE */
-__sfr __at (0xFE) ADC0FH ; /* ADC 0 FAST FILTER OUTPUT HIGH */
-__sfr __at (0xFF) VDM0CN ; /* VDD MONITOR CONTROL */
-
-
-/* WORD/DWORD Registers */
-
-__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
-__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
-__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
-__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
-__sfr16 __at (0xCBCA) TMR2RL ; /* TIMER 2 CAPTURE REGISTER WORD */
-__sfr16 __at (0x9594) TMR3 ; /* TIMER 3 COUNTER */
-__sfr16 __at (0x9392) TMR3RL ; /* TIMER 3 CAPTURE REGISTER WORD */
-
-__sfr16 __at (0x9B9A) ADC0DEC ; /* ADC 0 DECIMATION RATIO REGISTER WORD */
-/* Unfortunately the C8051F350 does not have an sfr that always reads 0x00 and */
-/* ignores what is written to it. That could have enabled sfr32 definitions for */
-/* the 24 bit ADC0 sfr combinations. */
-__sfr16 __at (0xC5C4) ADC0 ; /* 16 bit ADC 0 SINC3 FILTER OUTPUT WORD */
-__sfr16 __at (0xFEFD) ADC0F ; /* 16 bit ADC 0 FAST FILTER OUTPUT WORD */
-
-__sfr16 __at (0xFAF9) PCA0 ; /* PCA COUNTER */
-__sfr16 __at (0xEAE9) PCA0CP0 ; /* PCA CAPTURE 0 WORD */
-__sfr16 __at (0xECEB) PCA0CP1 ; /* PCA CAPTURE 1 WORD */
-__sfr16 __at (0xEEED) PCA0CP2 ; /* PCA CAPTURE 2 WORD */
-
-
-/* BIT Registers */
-
-/* P0 0x80 */
-__sbit __at (0x80) P0_0 ;
-__sbit __at (0x81) P0_1 ;
-__sbit __at (0x82) P0_2 ;
-__sbit __at (0x83) P0_3 ;
-__sbit __at (0x84) P0_4 ;
-__sbit __at (0x85) P0_5 ;
-__sbit __at (0x86) P0_6 ;
-__sbit __at (0x87) P0_7 ;
-
-/* TCON 0x88 */
-__sbit __at (0x88) IT0 ; /* TCON.0 - EXT. INTERRUPT 0 TYPE */
-__sbit __at (0x89) IE0 ; /* TCON.1 - EXT. INTERRUPT 0 EDGE FLAG */
-__sbit __at (0x8A) IT1 ; /* TCON.2 - EXT. INTERRUPT 1 TYPE */
-__sbit __at (0x8B) IE1 ; /* TCON.3 - EXT. INTERRUPT 1 EDGE FLAG */
-__sbit __at (0x8C) TR0 ; /* TCON.4 - TIMER 0 ON/OFF CONTROL */
-__sbit __at (0x8D) TF0 ; /* TCON.5 - TIMER 0 OVERFLOW FLAG */
-__sbit __at (0x8E) TR1 ; /* TCON.6 - TIMER 1 ON/OFF CONTROL */
-__sbit __at (0x8F) TF1 ; /* TCON.7 - TIMER 1 OVERFLOW FLAG */
-
-/* P1 0x90 */
-__sbit __at (0x90) P1_0 ;
-__sbit __at (0x91) P1_1 ;
-__sbit __at (0x92) P1_2 ;
-__sbit __at (0x93) P1_3 ;
-__sbit __at (0x94) P1_4 ;
-__sbit __at (0x95) P1_5 ;
-__sbit __at (0x96) P1_6 ;
-__sbit __at (0x97) P1_7 ;
-
-/* SCON 0x98 */
-__sbit __at (0x98) RI ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
-__sbit __at (0x98) RI0 ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
-__sbit __at (0x99) TI ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
-__sbit __at (0x99) TI0 ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
-__sbit __at (0x9A) RB8 ; /* SCON.2 - RECEIVE BIT 8 */
-__sbit __at (0x9A) RB80 ; /* SCON.2 - RECEIVE BIT 8 */
-__sbit __at (0x9B) TB8 ; /* SCON.3 - TRANSMIT BIT 8 */
-__sbit __at (0x9B) TB80 ; /* SCON.3 - TRANSMIT BIT 8 */
-__sbit __at (0x9C) REN ; /* SCON.4 - RECEIVE ENABLE */
-__sbit __at (0x9C) REN0 ; /* SCON.4 - RECEIVE ENABLE */
-__sbit __at (0x9D) SM2 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
-__sbit __at (0x9D) MCE0 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
-__sbit __at (0x9F) SM0 ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
-__sbit __at (0x9F) S0MODE ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
-
-/* P2 0xA0 */
-__sbit __at (0xA0) P2_0 ;
-__sbit __at (0xA1) P2_1 ;
-__sbit __at (0xA2) P2_2 ;
-__sbit __at (0xA3) P2_3 ;
-__sbit __at (0xA4) P2_4 ;
-__sbit __at (0xA5) P2_5 ;
-__sbit __at (0xA6) P2_6 ;
-__sbit __at (0xA7) P2_7 ;
-
-/* IE 0xA8 */
-__sbit __at (0xA8) EX0 ; /* IE.0 - EXTERNAL INTERRUPT 0 ENABLE */
-__sbit __at (0xA9) ET0 ; /* IE.1 - TIMER 0 INTERRUPT ENABLE */
-__sbit __at (0xAA) EX1 ; /* IE.2 - EXTERNAL INTERRUPT 1 ENABLE */
-__sbit __at (0xAB) ET1 ; /* IE.3 - TIMER 1 INTERRUPT ENABLE */
-__sbit __at (0xAC) ES ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
-__sbit __at (0xAC) ES0 ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
-__sbit __at (0xAD) ET2 ; /* IE.5 - TIMER 2 INTERRUPT ENABLE */
-__sbit __at (0xAE) ESPI0 ; /* IE.6 - SPI0 INTERRUPT ENABLE */
-__sbit __at (0xAF) EA ; /* IE.7 - GLOBAL INTERRUPT ENABLE */
-
-/* IP 0xB8 */
-__sbit __at (0xB8) PX0 ; /* IP.0 - EXTERNAL INTERRUPT 0 PRIORITY */
-__sbit __at (0xB9) PT0 ; /* IP.1 - TIMER 0 PRIORITY */
-__sbit __at (0xBA) PX1 ; /* IP.2 - EXTERNAL INTERRUPT 1 PRIORITY */
-__sbit __at (0xBB) PT1 ; /* IP.3 - TIMER 1 PRIORITY */
-__sbit __at (0xBC) PS ; /* IP.4 - SERIAL PORT PRIORITY */
-__sbit __at (0xBC) PS0 ; /* IP.4 - SERIAL PORT PRIORITY */
-__sbit __at (0xBD) PT2 ; /* IP.5 - TIMER 2 PRIORITY */
-__sbit __at (0xBE) PSPI0 ; /* IP.6 - SPI0 PRIORITY */
-
-/* SMB0CN 0xC0 */
-__sbit __at (0xC0) SI ; /* SMB0CN.0 - SMBUS 0 INTERRUPT PENDING FLAG */
-__sbit __at (0xC1) ACK ; /* SMB0CN.1 - SMBUS 0 ACKNOWLEDGE FLAG */
-__sbit __at (0xC2) ARBLOST ; /* SMB0CN.2 - SMBUS 0 ARBITRATION LOST INDICATOR */
-__sbit __at (0xC3) ACKRQ ; /* SMB0CN.3 - SMBUS 0 ACKNOWLEDGE REQUEST */
-__sbit __at (0xC4) STO ; /* SMB0CN.4 - SMBUS 0 STOP FLAG */
-__sbit __at (0xC5) STA ; /* SMB0CN.5 - SMBUS 0 START FLAG */
-__sbit __at (0xC6) TXMODE ; /* SMB0CN.6 - SMBUS 0 TRANSMIT MODE INDICATOR */
-__sbit __at (0xC7) MASTER ; /* SMB0CN.7 - SMBUS 0 MASTER/SLAVE INDICATOR */
-
-/* TMR2CN 0xC8 */
-__sbit __at (0xC8) T2XCLK ; /* TMR2CN.0 - TIMER 2 EXTERNAL CLOCK SELECT */
-__sbit __at (0xCA) TR2 ; /* TMR2CN.2 - TIMER 2 ON/OFF CONTROL */
-__sbit __at (0xCB) T2SPLIT ; /* TMR2CN.3 - TIMER 2 SPLIT MODE ENABLE */
-__sbit __at (0xCD) TF2CEN ; /* TMR2CN.5 - TIMER 2 LOW-FREQ OSC CAPTURE ENABLE*/
-__sbit __at (0xCD) TF2LEN ; /* TMR2CN.5 - TIMER 2 LOW BYTE INTERRUPT ENABLE */
-__sbit __at (0xCE) TF2L ; /* TMR2CN.6 - TIMER 2 LOW BYTE OVERFLOW FLAG */
-__sbit __at (0xCF) TF2 ; /* TMR2CN.7 - TIMER 2 OVERFLOW FLAG */
-__sbit __at (0xCF) TF2H ; /* TMR2CN.7 - TIMER 2 HIGH BYTE OVERFLOW FLAG */
-
-/* PSW 0xD0 */
-__sbit __at (0xD0) PARITY ; /* PSW.0 - ACCUMULATOR PARITY FLAG */
-__sbit __at (0xD1) F1 ; /* PSW.1 - FLAG 1 */
-__sbit __at (0xD2) OV ; /* PSW.2 - OVERFLOW FLAG */
-__sbit __at (0xD3) RS0 ; /* PSW.3 - REGISTER BANK SELECT 0 */
-__sbit __at (0xD4) RS1 ; /* PSW.4 - REGISTER BANK SELECT 1 */
-__sbit __at (0xD5) F0 ; /* PSW.5 - FLAG 0 */
-__sbit __at (0xD6) AC ; /* PSW.6 - AUXILIARY CARRY FLAG */
-__sbit __at (0xD7) CY ; /* PSW.7 - CARRY FLAG */
-
-/* PCA0CN 0xD8 */
-__sbit __at (0xD8) CCF0 ; /* PCA0CN.0 - PCA MODULE 0 CAPTURE/COMPARE FLAG */
-__sbit __at (0xD9) CCF1 ; /* PCA0CN.1 - PCA MODULE 1 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDA) CCF2 ; /* PCA0CN.2 - PCA MODULE 2 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDE) CR ; /* PCA0CN.6 - PCA COUNTER/TIMER RUN CONTROL */
-__sbit __at (0xDF) CF ; /* PCA0CN.7 - PCA COUNTER/TIMER OVERFLOW FLAG */
-
-/* ADC0STA 0xE8 */
-__sbit __at (0xE8) AD0OVR ; /* ADC0CN.0 - ADC 0 OVERRUN FLAG */
-__sbit __at (0xE9) AD0ERR ; /* ADC0CN.1 - ADC 0 ERROR FLAG */
-__sbit __at (0xEA) AD0CALC ; /* ADC0CN.2 - ADC 0 CALIBRATION COMPLETE FLAG */
-__sbit __at (0xEB) AD0FFC ; /* ADC0CN.3 - ADC 0 FAST FILTER CLIP FLAG */
-__sbit __at (0xEC) AD0S3C ; /* ADC0CN.4 - ADC 0 SINC3 FILTER CLIP FLAG */
-__sbit __at (0xED) AD0INT ; /* ADC0CN.5 - ADC 0 CONV. COMPLETE INT. FLAG */
-__sbit __at (0xEE) AD0CBSY ; /* ADC0CN.6 - ADC 0 CALIBRATION IN PROGRESS FLAG */
-__sbit __at (0xEF) AD0BUSY ; /* ADC0CN.7 - ADC 0 CONVERSION IN PROGRESS FLAG */
-
-/* SPI0CN 0xF8 */
-__sbit __at (0xF8) SPIEN ; /* SPI0CN.0 - SPI0 ENABLE */
-__sbit __at (0xF9) TXBMT ; /* SPI0CN.1 - TRANSMIT BUFFER EMPTY */
-__sbit __at (0xFA) NSSMD0 ; /* SPI0CN.2 - SLAVE SELECT MODE BIT 0 */
-__sbit __at (0xFB) NSSMD1 ; /* SPI0CN.3 - SLAVE SELECT MODE BIT 1 */
-__sbit __at (0xFC) RXOVRN ; /* SPI0CN.4 - RECEIVE OVERRUN FLAG */
-__sbit __at (0xFD) MODF ; /* SPI0CN.5 - MODE FAULT FLAG */
-__sbit __at (0xFE) WCOL ; /* SPI0CN.6 - WRITE COLLISION FLAG */
-__sbit __at (0xFF) SPIF ; /* SPI0CN.7 - SPI0 INTERRUPT FLAG */
-
-
-/* Predefined SFR Bit Masks */
-
-#define PCON_IDLE 0x01 /* PCON */
-#define PCON_STOP 0x02 /* PCON */
-#define T1M 0x08 /* CKCON */
-#define PSWE 0x01 /* PSCTL */
-#define PSEE 0x02 /* PSCTL */
-#define ECP0 0x20 /* EIE1 */
-#define PORSF 0x02 /* RSTSRC */
-#define SWRSF 0x10 /* RSTSRC */
-#define ECCF 0x01 /* PCA0CPMn */
-#define PWM 0x02 /* PCA0CPMn */
-#define TOG 0x04 /* PCA0CPMn */
-#define MAT 0x08 /* PCA0CPMn */
-#define CAPN 0x10 /* PCA0CPMn */
-#define CAPP 0x20 /* PCA0CPMn */
-#define ECOM 0x40 /* PCA0CPMn */
-#define PWM16 0x80 /* PCA0CPMn */
-#define CP0E 0x10 /* XBR0 */
-#define CP0OEN 0x10 /* XBR0 */
-#define CP0AE 0x20 /* XBR0 */
-#define CP0AOEN 0x20 /* XBR0 */
-
-#endif
+++ /dev/null
-/*-------------------------------------------------------------------------
- Register Declarations for the SiLabs C8051F41x Processor Range
-
- Copyright (C) 2006 - Maarten Brock, sourceforge.brock@dse.nl
-
- This library is free software; you can redistribute it and/or
- modify it under the terms of the GNU Lesser General Public
- License as published by the Free Software Foundation; either
- version 2.1 of the License, or (at your option) any later version.
-
- This library is distributed in the hope that it will be useful,
- but WITHOUT ANY WARRANTY; without even the implied warranty of
- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
- Lesser General Public License for more details.
-
- You should have received a copy of the GNU Lesser General Public
- License along with this library; if not, write to the Free Software
- Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
--------------------------------------------------------------------------*/
-
-#ifndef C8051F410_H
-#define C8051F410_H
-
-
-/* BYTE Registers */
-
-__sfr __at (0x80) P0 ; /* PORT 0 */
-__sfr __at (0x81) SP ; /* STACK POINTER */
-__sfr __at (0x82) DPL ; /* DATA POINTER - LOW BYTE */
-__sfr __at (0x83) DPH ; /* DATA POINTER - HIGH BYTE */
-__sfr __at (0x84) CRC0CN ; /* CRC 0 CONTROL */
-__sfr __at (0x85) CRC0IN ; /* CRC 0 DATA INPUT */
-__sfr __at (0x86) CRC0DAT ; /* CRC 0 DATA OUTPUT */
-__sfr __at (0x87) PCON ; /* POWER CONTROL */
-__sfr __at (0x88) TCON ; /* TIMER CONTROL */
-__sfr __at (0x89) TMOD ; /* TIMER MODE */
-__sfr __at (0x8A) TL0 ; /* TIMER 0 - LOW BYTE */
-__sfr __at (0x8B) TL1 ; /* TIMER 1 - LOW BYTE */
-__sfr __at (0x8C) TH0 ; /* TIMER 0 - HIGH BYTE */
-__sfr __at (0x8D) TH1 ; /* TIMER 1 - HIGH BYTE */
-__sfr __at (0x8E) CKCON ; /* CLOCK CONTROL */
-__sfr __at (0x8F) PSCTL ; /* PROGRAM STORE R/W CONTROL */
-__sfr __at (0x90) P1 ; /* PORT 1 */
-__sfr __at (0x91) TMR3CN ; /* TIMER 3 CONTROL */
-__sfr __at (0x92) TMR3RLL ; /* TIMER 3 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0x93) TMR3RLH ; /* TIMER 3 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0x94) TMR3L ; /* TIMER 3 - LOW BYTE */
-__sfr __at (0x95) TMR3H ; /* TIMER 3 - HIGH BYTE */
-__sfr __at (0x96) IDA0L ; /* CURRENT MODE DAC 0 - LOW BYTE */
-__sfr __at (0x97) IDA0H ; /* CURRENT MODE DAC 0 - HIGH BYTE */
-__sfr __at (0x98) SCON ; /* SERIAL PORT CONTROL */
-__sfr __at (0x98) SCON0 ; /* SERIAL PORT CONTROL */
-__sfr __at (0x99) SBUF ; /* SERIAL PORT BUFFER */
-__sfr __at (0x99) SBUF0 ; /* SERIAL PORT BUFFER */
-__sfr __at (0x9A) CPT1CN ; /* COMPARATOR 1 CONTROL */
-__sfr __at (0x9B) CPT0CN ; /* COMPARATOR 0 CONTROL */
-__sfr __at (0x9C) CPT1MD ; /* COMPARATOR 1 MODE SELECTION */
-__sfr __at (0x9D) CPT0MD ; /* COMPARATOR 0 MODE SELECTION */
-__sfr __at (0x9E) CPT1MX ; /* COMPARATOR 1 MUX SELECTION */
-__sfr __at (0x9F) CPT0MX ; /* COMPARATOR 0 MUX SELECTION */
-__sfr __at (0xA0) P2 ; /* PORT 2 */
-__sfr __at (0xA1) SPI0CFG ; /* SPI0 CONFIGURATION */
-__sfr __at (0xA2) SPI0CKR ; /* SPI0 CLOCK RATE CONTROL */
-__sfr __at (0xA3) SPI0DAT ; /* SPI0 DATA */
-__sfr __at (0xA4) P0MDOUT ; /* PORT 0 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA5) P1MDOUT ; /* PORT 1 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA6) P2MDOUT ; /* PORT 2 OUTPUT MODE CONFIGURATION */
-__sfr __at (0xA8) IE ; /* INTERRUPT ENABLE */
-__sfr __at (0xA9) CLKSEL ; /* SYSTEM CLOCK SELECT */
-__sfr __at (0xAA) EMI0CN ; /* EXTERNAL MEMORY INTERFACE CONTROL */
-__sfr __at (0xAA) _XPAGE ; /* XDATA/PDATA PAGE */
-__sfr __at (0xAB) CLKMUL ; /* CLOCK MULTIPLIER */
-__sfr __at (0xAC) RTC0ADR ; /* SMARTCLOCK ADDRESS */
-__sfr __at (0xAD) RTC0DAT ; /* SMARTCLOCK DATA */
-__sfr __at (0xAE) RTC0KEY ; /* SMARTCLOCK LOCK AND KEY */
-__sfr __at (0xAF) ONESHOT ; /* FLASH ONESHOT PERIOD */
-__sfr __at (0xB0) P0ODEN ; /* PORT 0 OVERDRIVE */
-__sfr __at (0xB1) OSCXCN ; /* EXTERNAL OSCILLATOR CONTROL */
-__sfr __at (0xB2) OSCICN ; /* INTERNAL OSCILLATOR CONTROL */
-__sfr __at (0xB3) OSCICL ; /* INTERNAL OSCILLATOR CALIBRATION */
-__sfr __at (0xB5) IDA1CN ; /* CURRENT MODE DAC 1 - CONTROL */
-__sfr __at (0xB6) FLSCL ; /* FLASH MEMORY TIMING PRESCALER */
-__sfr __at (0xB7) FLKEY ; /* FLASH ACESS LIMIT */
-__sfr __at (0xB8) IP ; /* INTERRUPT PRIORITY */
-__sfr __at (0xB9) IDA0CN ; /* CURRENT MODE DAC 0 - CONTROL */
-__sfr __at (0xBA) ADC0TK ; /* ADC 0 TRACKING MODE SELECT */
-__sfr __at (0xBB) ADC0MX ; /* ADC 0 CHANNEL SELECT */
-__sfr __at (0xBC) ADC0CF ; /* ADC 0 CONFIGURATION */
-__sfr __at (0xBD) ADC0L ; /* ADC 0 DATA WORD LSB */
-__sfr __at (0xBE) ADC0H ; /* ADC 0 DATA WORD MSB */
-__sfr __at (0xBF) P1MASK ; /* PORT 1 MASK */
-__sfr __at (0xC0) SMB0CN ; /* SMBUS CONTROL */
-__sfr __at (0xC1) SMB0CF ; /* SMBUS CONFIGURATION */
-__sfr __at (0xC2) SMB0DAT ; /* SMBUS DATA */
-__sfr __at (0xC3) ADC0GTL ; /* ADC 0 GREATER-THAN LOW BYTE */
-__sfr __at (0xC4) ADC0GTH ; /* ADC 0 GREATER-THAN HIGH BYTE */
-__sfr __at (0xC5) ADC0LTL ; /* ADC 0 LESS-THAN LOW BYTE */
-__sfr __at (0xC6) ADC0LTH ; /* ADC 0 LESS-THAN HIGH BYTE */
-__sfr __at (0xC7) P0MASK ; /* PORT 0 MASK */
-__sfr __at (0xC8) T2CON ; /* TIMER 2 CONTROL */
-__sfr __at (0xC8) TMR2CN ; /* TIMER 2 CONTROL */
-__sfr __at (0xC9) REG0CN ; /* VOLTAGE REGULATOR CONTROL */
-__sfr __at (0xCA) RCAP2L ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0xCA) TMR2RLL ; /* TIMER 2 CAPTURE REGISTER - LOW BYTE */
-__sfr __at (0xCB) RCAP2H ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0xCB) TMR2RLH ; /* TIMER 2 CAPTURE REGISTER - HIGH BYTE */
-__sfr __at (0xCC) TL2 ; /* TIMER 2 - LOW BYTE */
-__sfr __at (0xCC) TMR2L ; /* TIMER 2 - LOW BYTE */
-__sfr __at (0xCD) TH2 ; /* TIMER 2 - HIGH BYTE */
-__sfr __at (0xCD) TMR2H ; /* TIMER 2 - HIGH BYTE */
-__sfr __at (0xCE) PCA0CPM5 ; /* PCA MODULE 5 MODE REGISTER */
-__sfr __at (0xCF) P1MAT ; /* PORT 1 MATCH */
-__sfr __at (0xD0) PSW ; /* PROGRAM STATUS WORD */
-__sfr __at (0xD1) REF0CN ; /* VOLTAGE REFERENCE 0 CONTROL */
-__sfr __at (0xD2) PCA0CPL5 ; /* PCA CAPTURE 5 LOW */
-__sfr __at (0xD3) PCA0CPH5 ; /* PCA CAPTURE 5 HIGH */
-__sfr __at (0xD4) P0SKIP ; /* PORT 0 SKIP */
-__sfr __at (0xD5) P1SKIP ; /* PORT 1 SKIP */
-__sfr __at (0xD6) P2SKIP ; /* PORT 2 SKIP */
-__sfr __at (0xD7) P0MAT ; /* PORT 0 MATCH */
-__sfr __at (0xD8) PCA0CN ; /* PCA CONTROL */
-__sfr __at (0xD9) PCA0MD ; /* PCA MODE */
-__sfr __at (0xDA) PCA0CPM0 ; /* PCA MODULE 0 MODE REGISTER */
-__sfr __at (0xDB) PCA0CPM1 ; /* PCA MODULE 1 MODE REGISTER */
-__sfr __at (0xDC) PCA0CPM2 ; /* PCA MODULE 2 MODE REGISTER */
-__sfr __at (0xDD) PCA0CPM3 ; /* PCA MODULE 3 MODE REGISTER */
-__sfr __at (0xDE) PCA0CPM4 ; /* PCA MODULE 4 MODE REGISTER */
-__sfr __at (0xDF) CRC0FLIP ; /* CRC 0 BIT FLIP */
-__sfr __at (0xE0) ACC ; /* ACCUMULATOR */
-__sfr __at (0xE1) XBR0 ; /* PORT MUX CONFIGURATION REGISTER 0 */
-__sfr __at (0xE2) XBR1 ; /* PORT MUX CONFIGURATION REGISTER 1 */
-__sfr __at (0xE3) PFE0CN ; /* PREFETCH ENGINE CONTROL */
-__sfr __at (0xE4) IT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
-__sfr __at (0xE4) INT01CF ; /* INT0/INT1 CONFIGURATION REGISTER */
-__sfr __at (0xE6) EIE1 ; /* EXTERNAL INTERRUPT ENABLE 1 */
-__sfr __at (0xE7) EIE2 ; /* EXTERNAL INTERRUPT ENABLE 2 */
-__sfr __at (0xE8) ADC0CN ; /* ADC 0 CONTROL */
-__sfr __at (0xE9) PCA0CPL1 ; /* PCA CAPTURE 1 LOW */
-__sfr __at (0xEA) PCA0CPH1 ; /* PCA CAPTURE 1 HIGH */
-__sfr __at (0xEB) PCA0CPL2 ; /* PCA CAPTURE 2 LOW */
-__sfr __at (0xEC) PCA0CPH2 ; /* PCA CAPTURE 2 HIGH */
-__sfr __at (0xED) PCA0CPL3 ; /* PCA CAPTURE 3 LOW */
-__sfr __at (0xEE) PCA0CPH3 ; /* PCA CAPTURE 3 HIGH */
-__sfr __at (0xEF) RSTSRC ; /* RESET SOURCE */
-__sfr __at (0xF0) B ; /* B REGISTER */
-__sfr __at (0xF1) P0MODE ; /* PORT 0 INPUT MODE CONFIGURATION */
-__sfr __at (0xF1) P0MDIN ; /* PORT 0 INPUT MODE CONFIGURATION */
-__sfr __at (0xF2) P1MODE ; /* PORT 1 INPUT MODE CONFIGURATION */
-__sfr __at (0xF2) P1MDIN ; /* PORT 1 INPUT MODE CONFIGURATION */
-__sfr __at (0xF3) P2MODE ; /* PORT 2 INPUT MODE CONFIGURATION */
-__sfr __at (0xF3) P2MDIN ; /* PORT 2 INPUT MODE CONFIGURATION */
-__sfr __at (0xF4) IDA1L ; /* CURRENT MODE DAC 1 - LOW BYTE */
-__sfr __at (0xF5) IDA1H ; /* CURRENT MODE DAC 1 - HIGH BYTE */
-__sfr __at (0xF6) EIP1 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 1 */
-__sfr __at (0xF7) EIP2 ; /* EXTERNAL INTERRUPT PRIORITY REGISTER 2 */
-__sfr __at (0xF8) SPI0CN ; /* SPI0 CONTROL */
-__sfr __at (0xF9) PCA0L ; /* PCA COUNTER LOW */
-__sfr __at (0xFA) PCA0H ; /* PCA COUNTER HIGH */
-__sfr __at (0xFB) PCA0CPL0 ; /* PCA CAPTURE 0 LOW */
-__sfr __at (0xFC) PCA0CPH0 ; /* PCA CAPTURE 0 HIGH */
-__sfr __at (0xFD) PCA0CPL4 ; /* PCA CAPTURE 4 LOW */
-__sfr __at (0xFE) PCA0CPH4 ; /* PCA CAPTURE 4 HIGH */
-__sfr __at (0xFF) VDM0CN ; /* VDD MONITOR CONTROL */
-
-
-/* WORD/DWORD Registers */
-
-__sfr16 __at (0x8C8A) TMR0 ; /* TIMER 0 COUNTER */
-__sfr16 __at (0x8D8B) TMR1 ; /* TIMER 1 COUNTER */
-__sfr16 __at (0xCDCC) TMR2 ; /* TIMER 2 COUNTER */
-__sfr16 __at (0xCBCA) RCAP2 ; /* TIMER 2 CAPTURE REGISTER WORD */
-__sfr16 __at (0xCBCA) TMR2RL ; /* TIMER 2 CAPTURE REGISTER WORD */
-__sfr16 __at (0x9594) TMR3 ; /* TIMER 3 COUNTER */
-__sfr16 __at (0x9392) TMR3RL ; /* TIMER 3 CAPTURE REGISTER WORD */
-__sfr16 __at (0x9796) IDA0 ; /* CURRENT MODE DAC 0 DATA WORD */
-__sfr16 __at (0xF5F4) IDA1 ; /* CURRENT MODE DAC 1 DATA WORD */
-__sfr16 __at (0xBEBD) ADC0 ; /* ADC 0 DATA WORD */
-__sfr16 __at (0xC4C3) ADC0GT ; /* ADC 0 GREATER-THAN REGISTER WORD */
-__sfr16 __at (0xC6C5) ADC0LT ; /* ADC 0 LESS-THAN REGISTER WORD */
-__sfr16 __at (0xFAF9) PCA0 ; /* PCA COUNTER */
-__sfr16 __at (0xFCFB) PCA0CP0 ; /* PCA CAPTURE 0 WORD */
-__sfr16 __at (0xEAE9) PCA0CP1 ; /* PCA CAPTURE 1 WORD */
-__sfr16 __at (0xECEB) PCA0CP2 ; /* PCA CAPTURE 2 WORD */
-__sfr16 __at (0xEEED) PCA0CP3 ; /* PCA CAPTURE 3 WORD */
-__sfr16 __at (0xFEFD) PCA0CP4 ; /* PCA CAPTURE 4 WORD */
-__sfr16 __at (0xD3D2) PCA0CP5 ; /* PCA CAPTURE 5 WORD */
-
-
-/* BIT Registers */
-
-/* P0 0x80 */
-__sbit __at (0x80) P0_0 ;
-__sbit __at (0x81) P0_1 ;
-__sbit __at (0x82) P0_2 ;
-__sbit __at (0x83) P0_3 ;
-__sbit __at (0x84) P0_4 ;
-__sbit __at (0x85) P0_5 ;
-__sbit __at (0x86) P0_6 ;
-__sbit __at (0x87) P0_7 ;
-
-/* TCON 0x88 */
-__sbit __at (0x88) IT0 ; /* TCON.0 - EXT. INTERRUPT 0 TYPE */
-__sbit __at (0x89) IE0 ; /* TCON.1 - EXT. INTERRUPT 0 EDGE FLAG */
-__sbit __at (0x8A) IT1 ; /* TCON.2 - EXT. INTERRUPT 1 TYPE */
-__sbit __at (0x8B) IE1 ; /* TCON.3 - EXT. INTERRUPT 1 EDGE FLAG */
-__sbit __at (0x8C) TR0 ; /* TCON.4 - TIMER 0 ON/OFF CONTROL */
-__sbit __at (0x8D) TF0 ; /* TCON.5 - TIMER 0 OVERFLOW FLAG */
-__sbit __at (0x8E) TR1 ; /* TCON.6 - TIMER 1 ON/OFF CONTROL */
-__sbit __at (0x8F) TF1 ; /* TCON.7 - TIMER 1 OVERFLOW FLAG */
-
-/* P1 0x90 */
-__sbit __at (0x90) P1_0 ;
-__sbit __at (0x91) P1_1 ;
-__sbit __at (0x92) P1_2 ;
-__sbit __at (0x93) P1_3 ;
-__sbit __at (0x94) P1_4 ;
-__sbit __at (0x95) P1_5 ;
-__sbit __at (0x96) P1_6 ;
-__sbit __at (0x97) P1_7 ;
-
-/* SCON 0x98 */
-__sbit __at (0x98) RI ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
-__sbit __at (0x98) RI0 ; /* SCON.0 - RECEIVE INTERRUPT FLAG */
-__sbit __at (0x99) TI ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
-__sbit __at (0x99) TI0 ; /* SCON.1 - TRANSMIT INTERRUPT FLAG */
-__sbit __at (0x9A) RB8 ; /* SCON.2 - RECEIVE BIT 8 */
-__sbit __at (0x9A) RB80 ; /* SCON.2 - RECEIVE BIT 8 */
-__sbit __at (0x9B) TB8 ; /* SCON.3 - TRANSMIT BIT 8 */
-__sbit __at (0x9B) TB80 ; /* SCON.3 - TRANSMIT BIT 8 */
-__sbit __at (0x9C) REN ; /* SCON.4 - RECEIVE ENABLE */
-__sbit __at (0x9C) REN0 ; /* SCON.4 - RECEIVE ENABLE */
-__sbit __at (0x9D) SM2 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
-__sbit __at (0x9D) MCE0 ; /* SCON.5 - MULTIPROCESSOR COMMUNICATION ENABLE */
-__sbit __at (0x9F) SM0 ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
-__sbit __at (0x9F) S0MODE ; /* SCON.7 - SERIAL MODE CONTROL BIT 0 */
-
-/* P2 0xA0 */
-__sbit __at (0xA0) P2_0 ;
-__sbit __at (0xA1) P2_1 ;
-__sbit __at (0xA2) P2_2 ;
-__sbit __at (0xA3) P2_3 ;
-__sbit __at (0xA4) P2_4 ;
-__sbit __at (0xA5) P2_5 ;
-__sbit __at (0xA6) P2_6 ;
-__sbit __at (0xA7) P2_7 ;
-
-/* IE 0xA8 */
-__sbit __at (0xA8) EX0 ; /* IE.0 - EXTERNAL INTERRUPT 0 ENABLE */
-__sbit __at (0xA9) ET0 ; /* IE.1 - TIMER 0 INTERRUPT ENABLE */
-__sbit __at (0xAA) EX1 ; /* IE.2 - EXTERNAL INTERRUPT 1 ENABLE */
-__sbit __at (0xAB) ET1 ; /* IE.3 - TIMER 1 INTERRUPT ENABLE */
-__sbit __at (0xAC) ES ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
-__sbit __at (0xAC) ES0 ; /* IE.4 - SERIAL PORT INTERRUPT ENABLE */
-__sbit __at (0xAD) ET2 ; /* IE.5 - TIMER 2 INTERRUPT ENABLE */
-__sbit __at (0xAE) ESPI0 ; /* IE.6 - SPI0 INTERRUPT ENABLE */
-__sbit __at (0xAF) EA ; /* IE.7 - GLOBAL INTERRUPT ENABLE */
-
-/* P0ODEN 0xB0 */
-__sbit __at (0xB0) P0OD_0 ; /* P0ODEN.0 - PORT0.0 OVERDRIVE ENABLE */
-__sbit __at (0xB1) P0OD_1 ; /* P0ODEN.1 - PORT0.1 OVERDRIVE ENABLE */
-__sbit __at (0xB2) P0OD_2 ; /* P0ODEN.2 - PORT0.2 OVERDRIVE ENABLE */
-__sbit __at (0xB3) P0OD_3 ; /* P0ODEN.3 - PORT0.3 OVERDRIVE ENABLE */
-__sbit __at (0xB4) P0OD_4 ; /* P0ODEN.4 - PORT0.4 OVERDRIVE ENABLE */
-__sbit __at (0xB5) P0OD_5 ; /* P0ODEN.5 - PORT0.5 OVERDRIVE ENABLE */
-__sbit __at (0xB6) P0OD_6 ; /* P0ODEN.6 - PORT0.6 OVERDRIVE ENABLE */
-__sbit __at (0xB7) P0OD_7 ; /* P0ODEN.7 - PORT0.7 OVERDRIVE ENABLE */
-
-/* IP 0xB8 */
-__sbit __at (0xB8) PX0 ; /* IP.0 - EXTERNAL INTERRUPT 0 PRIORITY */
-__sbit __at (0xB9) PT0 ; /* IP.1 - TIMER 0 PRIORITY */
-__sbit __at (0xBA) PX1 ; /* IP.2 - EXTERNAL INTERRUPT 1 PRIORITY */
-__sbit __at (0xBB) PT1 ; /* IP.3 - TIMER 1 PRIORITY */
-__sbit __at (0xBC) PS ; /* IP.4 - SERIAL PORT PRIORITY */
-__sbit __at (0xBC) PS0 ; /* IP.4 - SERIAL PORT PRIORITY */
-__sbit __at (0xBD) PT2 ; /* IP.5 - TIMER 2 PRIORITY */
-__sbit __at (0xBE) PSPI0 ; /* IP.6 - SPI0 PRIORITY */
-
-/* SMB0CN 0xC0 */
-__sbit __at (0xC0) SI ; /* SMB0CN.0 - SMBUS 0 INTERRUPT PENDING FLAG */
-__sbit __at (0xC1) ACK ; /* SMB0CN.1 - SMBUS 0 ACKNOWLEDGE FLAG */
-__sbit __at (0xC2) ARBLOST ; /* SMB0CN.2 - SMBUS 0 ARBITRATION LOST INDICATOR */
-__sbit __at (0xC3) ACKRQ ; /* SMB0CN.3 - SMBUS 0 ACKNOWLEDGE REQUEST */
-__sbit __at (0xC4) STO ; /* SMB0CN.4 - SMBUS 0 STOP FLAG */
-__sbit __at (0xC5) STA ; /* SMB0CN.5 - SMBUS 0 START FLAG */
-__sbit __at (0xC6) TXMODE ; /* SMB0CN.6 - SMBUS 0 TRANSMIT MODE INDICATOR */
-__sbit __at (0xC7) MASTER ; /* SMB0CN.7 - SMBUS 0 MASTER/SLAVE INDICATOR */
-
-/* TMR2CN 0xC8 */
-__sbit __at (0xC8) T2XCLK ; /* TMR2CN.0 - TIMER 2 EXTERNAL CLOCK SELECT */
-__sbit __at (0xC9) T2RCLK ; /* TMR2CN.1 - TIMER 2 CAPTURE MODE */
-__sbit __at (0xCA) TR2 ; /* TMR2CN.2 - TIMER 2 ON/OFF CONTROL */
-__sbit __at (0xCB) T2SPLIT ; /* TMR2CN.3 - TIMER 2 SPLIT MODE ENABLE */
-__sbit __at (0xCD) TF2CEN ; /* TMR2CN.5 - TIMER 2 LOW-FREQ OSC CAPTURE ENABLE*/
-__sbit __at (0xCD) TF2LEN ; /* TMR2CN.5 - TIMER 2 LOW BYTE INTERRUPT ENABLE */
-__sbit __at (0xCE) TF2L ; /* TMR2CN.6 - TIMER 2 LOW BYTE OVERFLOW FLAG */
-__sbit __at (0xCF) TF2 ; /* TMR2CN.7 - TIMER 2 OVERFLOW FLAG */
-__sbit __at (0xCF) TF2H ; /* TMR2CN.7 - TIMER 2 HIGH BYTE OVERFLOW FLAG */
-
-/* PSW 0xD0 */
-__sbit __at (0xD0) PARITY ; /* PSW.0 - ACCUMULATOR PARITY FLAG */
-__sbit __at (0xD1) F1 ; /* PSW.1 - FLAG 1 */
-__sbit __at (0xD2) OV ; /* PSW.2 - OVERFLOW FLAG */
-__sbit __at (0xD3) RS0 ; /* PSW.3 - REGISTER BANK SELECT 0 */
-__sbit __at (0xD4) RS1 ; /* PSW.4 - REGISTER BANK SELECT 1 */
-__sbit __at (0xD5) F0 ; /* PSW.5 - FLAG 0 */
-__sbit __at (0xD6) AC ; /* PSW.6 - AUXILIARY CARRY FLAG */
-__sbit __at (0xD7) CY ; /* PSW.7 - CARRY FLAG */
-
-/* PCA0CN 0xD8 */
-__sbit __at (0xD8) CCF0 ; /* PCA0CN.0 - PCA MODULE 0 CAPTURE/COMPARE FLAG */
-__sbit __at (0xD9) CCF1 ; /* PCA0CN.1 - PCA MODULE 1 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDA) CCF2 ; /* PCA0CN.2 - PCA MODULE 2 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDB) CCF3 ; /* PCA0CN.3 - PCA MODULE 3 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDC) CCF4 ; /* PCA0CN.4 - PCA MODULE 4 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDD) CCF5 ; /* PCA0CN.5 - PCA MODULE 5 CAPTURE/COMPARE FLAG */
-__sbit __at (0xDE) CR ; /* PCA0CN.6 - PCA COUNTER/TIMER RUN CONTROL */
-__sbit __at (0xDF) CF ; /* PCA0CN.7 - PCA COUNTER/TIMER OVERFLOW FLAG */
-
-/* ADC0CN 0xE8 */
-__sbit __at (0xE8) AD0CM0 ; /* ADC0CN.0 - ADC 0 START OF CONV. MODE BIT 0 */
-__sbit __at (0xE9) AD0CM1 ; /* ADC0CN.1 - ADC 0 START OF CONV. MODE BIT 1 */
-__sbit __at (0xEA) AD0LJST ; /* ADC0CN.2 - ADC 0 LEFT JUSTIFY SELECT */
-__sbit __at (0xEB) AD0WINT ; /* ADC0CN.3 - ADC 0 WINDOW COMPARE INT. FLAG */
-__sbit __at (0xEC) AD0BUSY ; /* ADC0CN.4 - ADC 0 BUSY FLAG */
-__sbit __at (0xED) AD0INT ; /* ADC0CN.5 - ADC 0 CONV. COMPLETE INT. FLAG */
-__sbit __at (0xEE) BURSTEN ; /* ADC0CN.6 - ADC 0 BURST MODE ENABLE */
-__sbit __at (0xEF) AD0EN ; /* ADC0CN.7 - ADC 0 ENABLE */
-
-/* SPI0CN 0xF8 */
-__sbit __at (0xF8) SPIEN ; /* SPI0CN.0 - SPI0 ENABLE */
-__sbit __at (0xF9) TXBMT ; /* SPI0CN.1 - TRANSMIT BUFFER EMPTY */
-__sbit __at (0xFA) NSSMD0 ; /* SPI0CN.2 - SLAVE SELECT MODE BIT 0 */
-__sbit __at (0xFB) NSSMD1 ; /* SPI0CN.3 - SLAVE SELECT MODE BIT 1 */
-__sbit __at (0xFC) RXOVRN ; /* SPI0CN.4 - RECEIVE OVERRUN FLAG */
-__sbit __at (0xFD) MODF ; /* SPI0CN.5 - MODE FAULT FLAG */
-__sbit __at (0xFE) WCOL ; /* SPI0CN.6 - WRITE COLLISION FLAG */
-__sbit __at (0xFF) SPIF ; /* SPI0CN.7 - SPI0 INTERRUPT FLAG */
-
-
-/* Predefined SFR Bit Masks */
-
-#define PCON_IDLE 0x01 /* PCON */
-#define PCON_STOP 0x02 /* PCON */
-#define T1M 0x08 /* CKCON */
-#define PSWE 0x01 /* PSCTL */
-#define PSEE 0x02 /* PSCTL */
-#define ECP0 0x20 /* EIE1 */
-#define PORSF 0x02 /* RSTSRC */
-#define SWRSF 0x10 /* RSTSRC */
-#define ECCF 0x01 /* PCA0CPMn */
-#define PWM 0x02 /* PCA0CPMn */
-#define TOG 0x04 /* PCA0CPMn */
-#define MAT 0x08 /* PCA0CPMn */
-#define CAPN 0x10 /* PCA0CPMn */
-#define CAPP 0x20 /* PCA0CPMn */
-#define ECOM 0x40 /* PCA0CPMn */
-#define PWM16 0x80 /* PCA0CPMn */
-#define CP0E 0x10 /* XBR0 */
-#define CP0OEN 0x10 /* XBR0 */
-#define CP0AE 0x20 /* XBR0 */
-#define CP0AOEN 0x20 /* XBR0 */
-
-/* Interrupts */
-
-#define INT_EXT0 0 // External Interrupt 0
-#define INT_TIMER0 1 // Timer0 Overflow
-#define INT_EXT1 2 // External Interrupt 1
-#define INT_TIMER1 3 // Timer1 Overflow
-#define INT_UART0 4 // Serial Port 0
-#define INT_TIMER2 5 // Timer2 Overflow
-#define INT_SPI0 6 // Serial Peripheral Interface 0
-#define INT_SMBUS0 7 // SMBus0 Interface
-#define INT_RTC0 8 // RTC0 Interface
-#define INT_ADC0_WINDOW 9 // ADC0 Window Comparison
-#define INT_ADC0_EOC 10 // ADC0 End Of Conversion
-#define INT_PCA0 11 // PCA0 Peripheral
-#define INT_COMPARATOR0 12 // Comparator0
-#define INT_COMPARATOR1 13 // Comparator1
-#define INT_TIMER3 14 // Timer3 Overflow
-#define INT_VREG_DROPOUT 15 // VREG dropout
-#define INT_PORT_MATCH 16 // Port Match
-
-#endif