X-Git-Url: https://git.gag.com/?a=blobdiff_plain;f=tcl%2Ftarget%2Fnrf51.cfg;h=d51a50e23152bdb352136fa13a87b19482c220a2;hb=248161cbf47af9f7fc8c00b5efa79a1ff8e65848;hp=129060d356105dd32856eeb764901d4effdc0db8;hpb=6d26e3e768e3be66eb7edd43d52a039a601e03cd;p=fw%2Fopenocd diff --git a/tcl/target/nrf51.cfg b/tcl/target/nrf51.cfg index 129060d35..d51a50e23 100644 --- a/tcl/target/nrf51.cfg +++ b/tcl/target/nrf51.cfg @@ -1,5 +1,5 @@ # -# script for Nordic nRF51 series, a CORTEX-M0 chip +# script for Nordic nRF51 series, a Cortex-M0 chip # source [find target/swj-dp.tcl] @@ -17,11 +17,11 @@ if { [info exists ENDIAN] } { } # Work-area is a space in RAM used for flash programming -# By default use 2kB +# By default use 16kB if { [info exists WORKAREASIZE] } { set _WORKAREASIZE $WORKAREASIZE } else { - set _WORKAREASIZE 0x800 + set _WORKAREASIZE 0x4000 } if { [info exists CPUTAPID] } { @@ -31,9 +31,10 @@ if { [info exists CPUTAPID] } { } swj_newdap $_CHIPNAME cpu -expected-id $_CPUTAPID +dap create $_CHIPNAME.dap -chain-position $_CHIPNAME.cpu set _TARGETNAME $_CHIPNAME.cpu -target create $_TARGETNAME cortex_m -chain-position $_TARGETNAME +target create $_TARGETNAME cortex_m -dap $_CHIPNAME.dap $_TARGETNAME configure -work-area-phys 0x20000000 -work-area-size $_WORKAREASIZE -work-area-backup 0 @@ -49,7 +50,7 @@ flash bank $_CHIPNAME.uicr nrf51 0x10001000 0 1 1 $_TARGETNAME # The chip should start up from internal 16Mhz RC, so setting adapter # clock to 1Mhz should be OK # -adapter_khz 1000 +adapter speed 1000 proc enable_all_ram {} { # nRF51822 Product Anomaly Notice (PAN) #16 explains that not all RAM banks