cortex_m: use the new enum ARMV7M_REGSEL_name
[fw/openocd] / src / target / Makefile.am
index 8e9fcb27e81da7b40239bdeccfc975603cf6d59d..19ba7714e1555a1320c7daad18724e74be4b4062 100644 (file)
@@ -7,6 +7,7 @@ endif
 %C%_libtarget_la_LIBADD = %D%/openrisc/libopenrisc.la \
        %D%/riscv/libriscv.la
 
+%C%_libtarget_la_CPPFLAGS = $(AM_CPPFLAGS)
 
 STARTUP_TCL_SRCS += %D%/startup.tcl
 
@@ -24,14 +25,18 @@ noinst_LTLIBRARIES += %D%/libtarget.la
        $(STM8_SRC) \
        $(INTEL_IA32_SRC) \
        $(ESIRISC_SRC) \
+        $(ARC_SRC) \
        %D%/avrt.c \
        %D%/dsp563xx.c \
        %D%/dsp563xx_once.c \
        %D%/dsp5680xx.c \
-       %D%/hla_target.c
+       %D%/hla_target.c \
+       $(ARMV8_SRC) \
+       $(MIPS64_SRC)
 
-if TARGET64
-%C%_libtarget_la_SOURCES +=$(ARMV8_SRC)
+if HAVE_CAPSTONE
+%C%_libtarget_la_CPPFLAGS += $(CAPSTONE_CFLAGS)
+%C%_libtarget_la_LIBADD += $(CAPSTONE_LIBS)
 endif
 
 TARGET_CORE_SRC = \
@@ -84,6 +89,7 @@ ARMV8_SRC = \
        %D%/armv8_dpm.c \
        %D%/armv8_opcodes.c \
        %D%/aarch64.c \
+       %D%/a64_disassembler.c \
        %D%/armv8.c \
        %D%/armv8_cache.c
 
@@ -97,6 +103,7 @@ ARM_DEBUG_SRC = \
        %D%/arm_dap.c \
        %D%/armv7a_cache.c \
        %D%/armv7a_cache_l2x.c \
+       %D%/adi_v5_dapdirect.c \
        %D%/adi_v5_jtag.c \
        %D%/adi_v5_swd.c \
        %D%/embeddedice.c \
@@ -120,6 +127,14 @@ MIPS32_SRC = \
        %D%/mips32_dmaacc.c \
        %D%/mips_ejtag.c
 
+MIPS64_SRC = \
+       %D%/mips64.c \
+       %D%/mips32_pracc.c \
+       %D%/mips64_pracc.c \
+       %D%/mips_mips64.c \
+       %D%/trace.c \
+       %D%/mips_ejtag.c
+
 NDS32_SRC = \
        %D%/nds32.c \
        %D%/nds32_reg.c \
@@ -143,7 +158,14 @@ INTEL_IA32_SRC = \
 
 ESIRISC_SRC = \
        %D%/esirisc.c \
-       %D%/esirisc_jtag.c
+       %D%/esirisc_jtag.c \
+       %D%/esirisc_trace.c
+
+ARC_SRC = \
+        %D%/arc.c \
+        %D%/arc_cmd.c \
+        %D%/arc_jtag.c \
+        %D%/arc_mem.c
 
 %C%_libtarget_la_SOURCES += \
        %D%/algorithm.h \
@@ -155,6 +177,7 @@ ESIRISC_SRC = \
        %D%/armv7a_cache_l2x.h \
        %D%/armv7a_mmu.h \
        %D%/arm_disassembler.h \
+       %D%/a64_disassembler.h \
        %D%/arm_opcodes.h \
        %D%/arm_simulator.h \
        %D%/arm_semihosting.h \
@@ -192,10 +215,13 @@ ESIRISC_SRC = \
        %D%/etm_dummy.h \
        %D%/image.h \
        %D%/mips32.h \
+       %D%/mips64.h \
        %D%/mips_m4k.h \
+       %D%/mips_mips64.h \
        %D%/mips_ejtag.h \
        %D%/mips32_pracc.h \
        %D%/mips32_dmaacc.h \
+       %D%/mips64_pracc.h \
        %D%/oocd_trace.h \
        %D%/register.h \
        %D%/target.h \
@@ -228,7 +254,12 @@ ESIRISC_SRC = \
        %D%/arm_cti.h \
        %D%/esirisc.h \
        %D%/esirisc_jtag.h \
-       %D%/esirisc_regs.h
+       %D%/esirisc_regs.h \
+       %D%/esirisc_trace.h \
+       %D%/arc.h \
+       %D%/arc_cmd.h \
+       %D%/arc_jtag.h \
+       %D%/arc_mem.h
 
 include %D%/openrisc/Makefile.am
 include %D%/riscv/Makefile.am