#include "main.h"
#include "ralloc.h"
#include "gen.h"
+#include "../SDCCutil.h"
static char _defaultRules[] =
{
"_pdata",
"_idata",
"_naked",
+ "_overlay",
NULL
};
static int
_mcs51_regparm (sym_link * l)
{
- /* for this processor it is simple
- can pass only the first parameter in a register */
- if (regParmFlg)
- return 0;
+ if (options.parms_in_bank1 == 0) {
+ /* simple can pass only the first parameter in a register */
+ if (regParmFlg)
+ return 0;
- regParmFlg = 1;
- return 1;
+ regParmFlg = 1;
+ return 1;
+ } else {
+ int size = getSize(l);
+ int remain ;
+
+ /* first one goes the usual way to DPTR */
+ if (regParmFlg == 0) {
+ regParmFlg += 4 ;
+ return 1;
+ }
+ /* second one onwards goes to RB1_0 thru RB1_7 */
+ remain = regParmFlg - 4;
+ if (size > (8 - remain)) {
+ regParmFlg = 12 ;
+ return 0;
+ }
+ regParmFlg += size ;
+ return regParmFlg - size + 1;
+ }
}
static bool
static void
_mcs51_finaliseOptions (void)
{
+ if (options.noXinitOpt) {
+ port->genXINIT=0;
+ }
+
if (options.model == MODEL_LARGE) {
port->mem.default_local_map = xdata;
port->mem.default_globl_map = xdata;
port->mem.default_local_map = data;
port->mem.default_globl_map = data;
}
+
+ if (options.parms_in_bank1) {
+ addSet(&preArgvSet, Safe_strdup("-DSDCC_PARMS_IN_BANK1"));
+ }
}
static void
static void
_mcs51_genAssemblerPreamble (FILE * of)
{
+ if (options.parms_in_bank1) {
+ int i ;
+ for (i=0; i < 8 ; i++ )
+ fprintf (of,"b1_%d = 0x%x \n",i,8+i);
+ }
}
/* Generate interrupt vector table. */
return FALSE;
}
+/* Generate code to clear XSEG and idata memory.
+ This clears XSEG, DSEG, BSEG, OSEG, SSEG */
+static void _mcs51_genRAMCLEAR (FILE * of) {
+ fprintf (of, "; _mcs51_genRAMCLEAR() start\n");
+ fprintf (of, " mov r0,#l_XSEG\n");
+ fprintf (of, " mov a,r0\n");
+ fprintf (of, " orl a,#(l_XSEG >> 8)\n");
+ fprintf (of, " jz 00005$\n");
+ fprintf (of, " mov r1,#((l_XSEG + 255) >> 8)\n");
+ fprintf (of, " mov dptr,#s_XSEG\n");
+ fprintf (of, " clr a\n");
+ fprintf (of, "00004$: movx @dptr,a\n");
+ fprintf (of, " inc dptr\n");
+ fprintf (of, " djnz r0,00004$\n");
+ fprintf (of, " djnz r1,00004$\n");
+ /* r0 is zero now. Clearing 256 byte assuming 128 byte devices don't mind */
+ fprintf (of, "00005$: mov @r0,a\n");
+ fprintf (of, " djnz r0,00005$\n");
+ fprintf (of, "; _mcs51_genRAMCLEAR() end\n");
+}
+
+/* Generate code to copy XINIT to XISEG */
+static void _mcs51_genXINIT (FILE * of) {
+ fprintf (of, "; _mcs51_genXINIT() start\n");
+ fprintf (of, " mov r1,#l_XINIT\n");
+ fprintf (of, " mov a,r1\n");
+ fprintf (of, " orl a,#(l_XINIT >> 8)\n");
+ fprintf (of, " jz 00003$\n");
+ fprintf (of, " mov r2,#((l_XINIT+255) >> 8)\n");
+ fprintf (of, " mov dptr,#s_XINIT\n");
+ fprintf (of, " mov r0,#s_XISEG\n");
+ fprintf (of, " mov p2,#(s_XISEG >> 8)\n");
+ fprintf (of, "00001$: clr a\n");
+ fprintf (of, " movc a,@a+dptr\n");
+ fprintf (of, " movx @r0,a\n");
+ fprintf (of, " inc dptr\n");
+ fprintf (of, " inc r0\n");
+ fprintf (of, " cjne r0,#0,00002$\n");
+ fprintf (of, " inc p2\n");
+ fprintf (of, "00002$: djnz r1,00001$\n");
+ fprintf (of, " djnz r2,00001$\n");
+ fprintf (of, " mov p2,#0xFF\n");
+ fprintf (of, "00003$:\n");
+ fprintf (of, "; _mcs51_genXINIT() end\n");
+
+ if (!getenv("SDCC_NOGENRAMCLEAR")) _mcs51_genRAMCLEAR (of);
+}
+
+
/* Do CSE estimation */
static bool cseCostEstimation (iCode *ic, iCode *pdic)
{
return 1;
}
+/* Indicate which extended bit operations this port supports */
+static bool
+hasExtBitOp (int op, int size)
+{
+ if (op == RRC
+ || op == RLC
+ || op == GETHBIT
+ || (op == SWAP && size <= 2)
+ )
+ return TRUE;
+ else
+ return FALSE;
+}
+
+/* Indicate the expense of an access to an output storage class */
+static int
+oclsExpense (struct memmap *oclass)
+{
+ if (IN_FARSPACE(oclass))
+ return 1;
+
+ return 0;
+}
+
/** $1 is always the basename.
$2 is always the output file.
$3 varies
*/
static const char *_linkCmd[] =
{
- "{bindir}{sep}aslink", "-nf", "$1", NULL
+ "aslink", "-nf", "\"$1\"", NULL
};
/* $3 is replaced by assembler.debug_opts resp. port->assembler.plain_opts */
static const char *_asmCmd[] =
{
- "asx8051", "$l", "$3", "$1.asm", NULL
+ "asx8051", "$l", "$3", "\"$1.asm\"", NULL
};
/* Globals */
TARGET_ID_MCS51,
"mcs51",
"MCU 8051", /* Target name */
+ NULL, /* Processor name */
{
+ glue,
TRUE, /* Emit glue around main */
MODEL_SMALL | MODEL_LARGE,
MODEL_SMALL
"-plosgffc", /* Options with debug */
"-plosgff", /* Options without debug */
0,
- ".asm"
+ ".asm",
+ NULL /* no do_assemble function */
},
{
_linkCmd,
NULL,
NULL,
- ".rel"
+ ".rel",
+ 1
},
{
_defaultRules
"GSINIT (CODE)",
"OSEG (OVR,DATA)",
"GSFINAL (CODE)",
- "HOME (CODE)",
+ "HOME (CODE)",
+ "XISEG (XDATA)", // initialized xdata
+ "XINIT (CODE)", // a code copy of xiseg
NULL,
NULL,
1
},
+ { NULL, NULL },
{
- +1, 1, 4, 1, 1, 0
+ +1, 0, 4, 1, 1, 0
},
/* mcs51 has an 8 bit mul */
{
"_",
_mcs51_init,
_mcs51_parseOptions,
+ NULL,
_mcs51_finaliseOptions,
_mcs51_setDefaultOptions,
mcs51_assignRegisters,
_mcs51_getRegName,
_mcs51_keywords,
_mcs51_genAssemblerPreamble,
+ NULL, /* no genAssemblerEnd */
_mcs51_genIVT,
+ _mcs51_genXINIT,
_mcs51_reset_regparm,
_mcs51_regparm,
NULL,
NULL,
NULL,
+ hasExtBitOp, /* hasExtBitOp */
+ oclsExpense, /* oclsExpense */
FALSE,
+ TRUE, /* little endian */
0, /* leave lt */
0, /* leave gt */
1, /* transform <= to ! > */
FALSE, /* No array initializer support. */
cseCostEstimation,
NULL, /* no builtin functions */
+ GPOINTER, /* treat unqualified pointers as "generic" pointers */
+ 1, /* reset labelKey to 1 */
+ 1, /* globals & local static allowed */
PORT_MAGIC
};