1 /***************************************************************************
2 * Copyright (C) 2005 by Dominic Rath *
3 * Dominic.Rath@gmx.de *
5 * Copyright (C) 2006 by Magnus Lundin *
8 * Copyright (C) 2008 by Spencer Oliver *
9 * spen@spen-soft.co.uk *
11 * This program is free software; you can redistribute it and/or modify *
12 * it under the terms of the GNU General Public License as published by *
13 * the Free Software Foundation; either version 2 of the License, or *
14 * (at your option) any later version. *
16 * This program is distributed in the hope that it will be useful, *
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
19 * GNU General Public License for more details. *
21 * You should have received a copy of the GNU General Public License *
22 * along with this program; if not, write to the *
23 * Free Software Foundation, Inc., *
24 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA. *
27 * Cortex-M3(tm) TRM, ARM DDI 0337E (r1p1) and 0337G (r2p0) *
29 ***************************************************************************/
34 #include "jtag/interface.h"
35 #include "breakpoints.h"
37 #include "target_request.h"
38 #include "target_type.h"
39 #include "arm_disassembler.h"
41 #include "arm_opcodes.h"
42 #include "arm_semihosting.h"
43 #include <helper/time_support.h>
45 /* NOTE: most of this should work fine for the Cortex-M1 and
46 * Cortex-M0 cores too, although they're ARMv6-M not ARMv7-M.
47 * Some differences: M0/M1 doesn't have FBP remapping or the
48 * DWT tracing/profiling support. (So the cycle counter will
49 * not be usable; the other stuff isn't currently used here.)
51 * Although there are some workarounds for errata seen only in r0p0
52 * silicon, such old parts are hard to find and thus not much tested
57 * Returns the type of a break point required by address location
59 #define BKPT_TYPE_BY_ADDR(addr) ((addr) < 0x20000000 ? BKPT_HARD : BKPT_SOFT)
61 /* forward declarations */
62 static int cortex_m_store_core_reg_u32(struct target *target,
63 uint32_t num, uint32_t value);
64 static void cortex_m_dwt_free(struct target *target);
66 static int cortexm_dap_read_coreregister_u32(struct target *target,
67 uint32_t *value, int regnum)
69 struct armv7m_common *armv7m = target_to_armv7m(target);
70 struct adiv5_dap *swjdp = armv7m->arm.dap;
74 /* because the DCB_DCRDR is used for the emulated dcc channel
75 * we have to save/restore the DCB_DCRDR when used */
76 if (target->dbg_msg_enabled) {
77 retval = mem_ap_read_u32(swjdp, DCB_DCRDR, &dcrdr);
78 if (retval != ERROR_OK)
82 retval = mem_ap_write_u32(swjdp, DCB_DCRSR, regnum);
83 if (retval != ERROR_OK)
86 retval = mem_ap_read_atomic_u32(swjdp, DCB_DCRDR, value);
87 if (retval != ERROR_OK)
90 if (target->dbg_msg_enabled) {
91 /* restore DCB_DCRDR - this needs to be in a separate
92 * transaction otherwise the emulated DCC channel breaks */
93 if (retval == ERROR_OK)
94 retval = mem_ap_write_atomic_u32(swjdp, DCB_DCRDR, dcrdr);
100 static int cortexm_dap_write_coreregister_u32(struct target *target,
101 uint32_t value, int regnum)
103 struct armv7m_common *armv7m = target_to_armv7m(target);
104 struct adiv5_dap *swjdp = armv7m->arm.dap;
108 /* because the DCB_DCRDR is used for the emulated dcc channel
109 * we have to save/restore the DCB_DCRDR when used */
110 if (target->dbg_msg_enabled) {
111 retval = mem_ap_read_u32(swjdp, DCB_DCRDR, &dcrdr);
112 if (retval != ERROR_OK)
116 retval = mem_ap_write_u32(swjdp, DCB_DCRDR, value);
117 if (retval != ERROR_OK)
120 retval = mem_ap_write_atomic_u32(swjdp, DCB_DCRSR, regnum | DCRSR_WnR);
121 if (retval != ERROR_OK)
124 if (target->dbg_msg_enabled) {
125 /* restore DCB_DCRDR - this needs to be in a seperate
126 * transaction otherwise the emulated DCC channel breaks */
127 if (retval == ERROR_OK)
128 retval = mem_ap_write_atomic_u32(swjdp, DCB_DCRDR, dcrdr);
134 static int cortex_m_write_debug_halt_mask(struct target *target,
135 uint32_t mask_on, uint32_t mask_off)
137 struct cortex_m_common *cortex_m = target_to_cm(target);
138 struct adiv5_dap *swjdp = cortex_m->armv7m.arm.dap;
140 /* mask off status bits */
141 cortex_m->dcb_dhcsr &= ~((0xFFFF << 16) | mask_off);
142 /* create new register mask */
143 cortex_m->dcb_dhcsr |= DBGKEY | C_DEBUGEN | mask_on;
145 return mem_ap_write_atomic_u32(swjdp, DCB_DHCSR, cortex_m->dcb_dhcsr);
148 static int cortex_m_clear_halt(struct target *target)
150 struct cortex_m_common *cortex_m = target_to_cm(target);
151 struct adiv5_dap *swjdp = cortex_m->armv7m.arm.dap;
154 /* clear step if any */
155 cortex_m_write_debug_halt_mask(target, C_HALT, C_STEP);
157 /* Read Debug Fault Status Register */
158 retval = mem_ap_read_atomic_u32(swjdp, NVIC_DFSR, &cortex_m->nvic_dfsr);
159 if (retval != ERROR_OK)
162 /* Clear Debug Fault Status */
163 retval = mem_ap_write_atomic_u32(swjdp, NVIC_DFSR, cortex_m->nvic_dfsr);
164 if (retval != ERROR_OK)
166 LOG_DEBUG(" NVIC_DFSR 0x%" PRIx32 "", cortex_m->nvic_dfsr);
171 static int cortex_m_single_step_core(struct target *target)
173 struct cortex_m_common *cortex_m = target_to_cm(target);
174 struct adiv5_dap *swjdp = cortex_m->armv7m.arm.dap;
178 /* backup dhcsr reg */
179 dhcsr_save = cortex_m->dcb_dhcsr;
181 /* Mask interrupts before clearing halt, if done already. This avoids
182 * Erratum 377497 (fixed in r1p0) where setting MASKINTS while clearing
183 * HALT can put the core into an unknown state.
185 if (!(cortex_m->dcb_dhcsr & C_MASKINTS)) {
186 retval = mem_ap_write_atomic_u32(swjdp, DCB_DHCSR,
187 DBGKEY | C_MASKINTS | C_HALT | C_DEBUGEN);
188 if (retval != ERROR_OK)
191 retval = mem_ap_write_atomic_u32(swjdp, DCB_DHCSR,
192 DBGKEY | C_MASKINTS | C_STEP | C_DEBUGEN);
193 if (retval != ERROR_OK)
197 /* restore dhcsr reg */
198 cortex_m->dcb_dhcsr = dhcsr_save;
199 cortex_m_clear_halt(target);
204 static int cortex_m_enable_fpb(struct target *target)
206 int retval = target_write_u32(target, FP_CTRL, 3);
207 if (retval != ERROR_OK)
210 /* check the fpb is actually enabled */
212 retval = target_read_u32(target, FP_CTRL, &fpctrl);
213 if (retval != ERROR_OK)
222 static int cortex_m_endreset_event(struct target *target)
227 struct cortex_m_common *cortex_m = target_to_cm(target);
228 struct armv7m_common *armv7m = &cortex_m->armv7m;
229 struct adiv5_dap *swjdp = cortex_m->armv7m.arm.dap;
230 struct cortex_m_fp_comparator *fp_list = cortex_m->fp_comparator_list;
231 struct cortex_m_dwt_comparator *dwt_list = cortex_m->dwt_comparator_list;
233 /* REVISIT The four debug monitor bits are currently ignored... */
234 retval = mem_ap_read_atomic_u32(swjdp, DCB_DEMCR, &dcb_demcr);
235 if (retval != ERROR_OK)
237 LOG_DEBUG("DCB_DEMCR = 0x%8.8" PRIx32 "", dcb_demcr);
239 /* this register is used for emulated dcc channel */
240 retval = mem_ap_write_u32(swjdp, DCB_DCRDR, 0);
241 if (retval != ERROR_OK)
244 /* Enable debug requests */
245 retval = mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m->dcb_dhcsr);
246 if (retval != ERROR_OK)
248 if (!(cortex_m->dcb_dhcsr & C_DEBUGEN)) {
249 retval = mem_ap_write_u32(swjdp, DCB_DHCSR, DBGKEY | C_DEBUGEN);
250 if (retval != ERROR_OK)
254 /* clear any interrupt masking */
255 cortex_m_write_debug_halt_mask(target, 0, C_MASKINTS);
257 /* Enable features controlled by ITM and DWT blocks, and catch only
258 * the vectors we were told to pay attention to.
260 * Target firmware is responsible for all fault handling policy
261 * choices *EXCEPT* explicitly scripted overrides like "vector_catch"
262 * or manual updates to the NVIC SHCSR and CCR registers.
264 retval = mem_ap_write_u32(swjdp, DCB_DEMCR, TRCENA | armv7m->demcr);
265 if (retval != ERROR_OK)
268 /* Paranoia: evidently some (early?) chips don't preserve all the
269 * debug state (including FBP, DWT, etc) across reset...
273 retval = cortex_m_enable_fpb(target);
274 if (retval != ERROR_OK) {
275 LOG_ERROR("Failed to enable the FPB");
279 cortex_m->fpb_enabled = 1;
281 /* Restore FPB registers */
282 for (i = 0; i < cortex_m->fp_num_code + cortex_m->fp_num_lit; i++) {
283 retval = target_write_u32(target, fp_list[i].fpcr_address, fp_list[i].fpcr_value);
284 if (retval != ERROR_OK)
288 /* Restore DWT registers */
289 for (i = 0; i < cortex_m->dwt_num_comp; i++) {
290 retval = target_write_u32(target, dwt_list[i].dwt_comparator_address + 0,
292 if (retval != ERROR_OK)
294 retval = target_write_u32(target, dwt_list[i].dwt_comparator_address + 4,
296 if (retval != ERROR_OK)
298 retval = target_write_u32(target, dwt_list[i].dwt_comparator_address + 8,
299 dwt_list[i].function);
300 if (retval != ERROR_OK)
303 retval = dap_run(swjdp);
304 if (retval != ERROR_OK)
307 register_cache_invalidate(armv7m->arm.core_cache);
309 /* make sure we have latest dhcsr flags */
310 retval = mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m->dcb_dhcsr);
315 static int cortex_m_examine_debug_reason(struct target *target)
317 struct cortex_m_common *cortex_m = target_to_cm(target);
319 /* THIS IS NOT GOOD, TODO - better logic for detection of debug state reason
320 * only check the debug reason if we don't know it already */
322 if ((target->debug_reason != DBG_REASON_DBGRQ)
323 && (target->debug_reason != DBG_REASON_SINGLESTEP)) {
324 if (cortex_m->nvic_dfsr & DFSR_BKPT) {
325 target->debug_reason = DBG_REASON_BREAKPOINT;
326 if (cortex_m->nvic_dfsr & DFSR_DWTTRAP)
327 target->debug_reason = DBG_REASON_WPTANDBKPT;
328 } else if (cortex_m->nvic_dfsr & DFSR_DWTTRAP)
329 target->debug_reason = DBG_REASON_WATCHPOINT;
330 else if (cortex_m->nvic_dfsr & DFSR_VCATCH)
331 target->debug_reason = DBG_REASON_BREAKPOINT;
332 else /* EXTERNAL, HALTED */
333 target->debug_reason = DBG_REASON_UNDEFINED;
339 static int cortex_m_examine_exception_reason(struct target *target)
341 uint32_t shcsr = 0, except_sr = 0, cfsr = -1, except_ar = -1;
342 struct armv7m_common *armv7m = target_to_armv7m(target);
343 struct adiv5_dap *swjdp = armv7m->arm.dap;
346 retval = mem_ap_read_u32(swjdp, NVIC_SHCSR, &shcsr);
347 if (retval != ERROR_OK)
349 switch (armv7m->exception_number) {
352 case 3: /* Hard Fault */
353 retval = mem_ap_read_atomic_u32(swjdp, NVIC_HFSR, &except_sr);
354 if (retval != ERROR_OK)
356 if (except_sr & 0x40000000) {
357 retval = mem_ap_read_u32(swjdp, NVIC_CFSR, &cfsr);
358 if (retval != ERROR_OK)
362 case 4: /* Memory Management */
363 retval = mem_ap_read_u32(swjdp, NVIC_CFSR, &except_sr);
364 if (retval != ERROR_OK)
366 retval = mem_ap_read_u32(swjdp, NVIC_MMFAR, &except_ar);
367 if (retval != ERROR_OK)
370 case 5: /* Bus Fault */
371 retval = mem_ap_read_u32(swjdp, NVIC_CFSR, &except_sr);
372 if (retval != ERROR_OK)
374 retval = mem_ap_read_u32(swjdp, NVIC_BFAR, &except_ar);
375 if (retval != ERROR_OK)
378 case 6: /* Usage Fault */
379 retval = mem_ap_read_u32(swjdp, NVIC_CFSR, &except_sr);
380 if (retval != ERROR_OK)
383 case 11: /* SVCall */
385 case 12: /* Debug Monitor */
386 retval = mem_ap_read_u32(swjdp, NVIC_DFSR, &except_sr);
387 if (retval != ERROR_OK)
390 case 14: /* PendSV */
392 case 15: /* SysTick */
398 retval = dap_run(swjdp);
399 if (retval == ERROR_OK)
400 LOG_DEBUG("%s SHCSR 0x%" PRIx32 ", SR 0x%" PRIx32
401 ", CFSR 0x%" PRIx32 ", AR 0x%" PRIx32,
402 armv7m_exception_string(armv7m->exception_number),
403 shcsr, except_sr, cfsr, except_ar);
407 static int cortex_m_debug_entry(struct target *target)
412 struct cortex_m_common *cortex_m = target_to_cm(target);
413 struct armv7m_common *armv7m = &cortex_m->armv7m;
414 struct arm *arm = &armv7m->arm;
415 struct adiv5_dap *swjdp = armv7m->arm.dap;
420 cortex_m_clear_halt(target);
421 retval = mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m->dcb_dhcsr);
422 if (retval != ERROR_OK)
425 retval = armv7m->examine_debug_reason(target);
426 if (retval != ERROR_OK)
429 /* Examine target state and mode
430 * First load register accessible through core debug port */
431 int num_regs = arm->core_cache->num_regs;
433 for (i = 0; i < num_regs; i++) {
434 r = &armv7m->arm.core_cache->reg_list[i];
436 arm->read_core_reg(target, r, i, ARM_MODE_ANY);
440 xPSR = buf_get_u32(r->value, 0, 32);
442 /* For IT instructions xPSR must be reloaded on resume and clear on debug exec */
445 cortex_m_store_core_reg_u32(target, 16, xPSR & ~0xff);
448 /* Are we in an exception handler */
450 armv7m->exception_number = (xPSR & 0x1FF);
452 arm->core_mode = ARM_MODE_HANDLER;
453 arm->map = armv7m_msp_reg_map;
455 unsigned control = buf_get_u32(arm->core_cache
456 ->reg_list[ARMV7M_CONTROL].value, 0, 2);
458 /* is this thread privileged? */
459 arm->core_mode = control & 1
460 ? ARM_MODE_USER_THREAD
463 /* which stack is it using? */
465 arm->map = armv7m_psp_reg_map;
467 arm->map = armv7m_msp_reg_map;
469 armv7m->exception_number = 0;
472 if (armv7m->exception_number)
473 cortex_m_examine_exception_reason(target);
475 LOG_DEBUG("entered debug state in core mode: %s at PC 0x%" PRIx32 ", target->state: %s",
476 arm_mode_name(arm->core_mode),
477 buf_get_u32(arm->pc->value, 0, 32),
478 target_state_name(target));
480 if (armv7m->post_debug_entry) {
481 retval = armv7m->post_debug_entry(target);
482 if (retval != ERROR_OK)
489 static int cortex_m_poll(struct target *target)
491 int detected_failure = ERROR_OK;
492 int retval = ERROR_OK;
493 enum target_state prev_target_state = target->state;
494 struct cortex_m_common *cortex_m = target_to_cm(target);
495 struct adiv5_dap *swjdp = cortex_m->armv7m.arm.dap;
497 /* Read from Debug Halting Control and Status Register */
498 retval = mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m->dcb_dhcsr);
499 if (retval != ERROR_OK) {
500 target->state = TARGET_UNKNOWN;
504 /* Recover from lockup. See ARMv7-M architecture spec,
505 * section B1.5.15 "Unrecoverable exception cases".
507 if (cortex_m->dcb_dhcsr & S_LOCKUP) {
508 LOG_ERROR("%s -- clearing lockup after double fault",
509 target_name(target));
510 cortex_m_write_debug_halt_mask(target, C_HALT, 0);
511 target->debug_reason = DBG_REASON_DBGRQ;
513 /* We have to execute the rest (the "finally" equivalent, but
514 * still throw this exception again).
516 detected_failure = ERROR_FAIL;
518 /* refresh status bits */
519 retval = mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m->dcb_dhcsr);
520 if (retval != ERROR_OK)
524 if (cortex_m->dcb_dhcsr & S_RESET_ST) {
525 target->state = TARGET_RESET;
529 if (target->state == TARGET_RESET) {
530 /* Cannot switch context while running so endreset is
531 * called with target->state == TARGET_RESET
533 LOG_DEBUG("Exit from reset with dcb_dhcsr 0x%" PRIx32,
534 cortex_m->dcb_dhcsr);
535 retval = cortex_m_endreset_event(target);
536 if (retval != ERROR_OK) {
537 target->state = TARGET_UNKNOWN;
540 target->state = TARGET_RUNNING;
541 prev_target_state = TARGET_RUNNING;
544 if (cortex_m->dcb_dhcsr & S_HALT) {
545 target->state = TARGET_HALTED;
547 if ((prev_target_state == TARGET_RUNNING) || (prev_target_state == TARGET_RESET)) {
548 retval = cortex_m_debug_entry(target);
549 if (retval != ERROR_OK)
552 if (arm_semihosting(target, &retval) != 0)
555 target_call_event_callbacks(target, TARGET_EVENT_HALTED);
557 if (prev_target_state == TARGET_DEBUG_RUNNING) {
559 retval = cortex_m_debug_entry(target);
560 if (retval != ERROR_OK)
563 target_call_event_callbacks(target, TARGET_EVENT_DEBUG_HALTED);
567 /* REVISIT when S_SLEEP is set, it's in a Sleep or DeepSleep state.
568 * How best to model low power modes?
571 if (target->state == TARGET_UNKNOWN) {
572 /* check if processor is retiring instructions */
573 if (cortex_m->dcb_dhcsr & S_RETIRE_ST) {
574 target->state = TARGET_RUNNING;
579 /* Did we detect a failure condition that we cleared? */
580 if (detected_failure != ERROR_OK)
581 retval = detected_failure;
585 static int cortex_m_halt(struct target *target)
587 LOG_DEBUG("target->state: %s",
588 target_state_name(target));
590 if (target->state == TARGET_HALTED) {
591 LOG_DEBUG("target was already halted");
595 if (target->state == TARGET_UNKNOWN)
596 LOG_WARNING("target was in unknown state when halt was requested");
598 if (target->state == TARGET_RESET) {
599 if ((jtag_get_reset_config() & RESET_SRST_PULLS_TRST) && jtag_get_srst()) {
600 LOG_ERROR("can't request a halt while in reset if nSRST pulls nTRST");
601 return ERROR_TARGET_FAILURE;
603 /* we came here in a reset_halt or reset_init sequence
604 * debug entry was already prepared in cortex_m3_assert_reset()
606 target->debug_reason = DBG_REASON_DBGRQ;
612 /* Write to Debug Halting Control and Status Register */
613 cortex_m_write_debug_halt_mask(target, C_HALT, 0);
615 target->debug_reason = DBG_REASON_DBGRQ;
620 static int cortex_m_soft_reset_halt(struct target *target)
622 struct cortex_m_common *cortex_m = target_to_cm(target);
623 struct adiv5_dap *swjdp = cortex_m->armv7m.arm.dap;
624 uint32_t dcb_dhcsr = 0;
625 int retval, timeout = 0;
627 /* soft_reset_halt is deprecated on cortex_m as the same functionality
628 * can be obtained by using 'reset halt' and 'cortex_m reset_config vectreset'
629 * As this reset only used VC_CORERESET it would only ever reset the cortex_m
630 * core, not the peripherals */
631 LOG_WARNING("soft_reset_halt is deprecated, please use 'reset halt' instead.");
633 /* Enter debug state on reset; restore DEMCR in endreset_event() */
634 retval = mem_ap_write_u32(swjdp, DCB_DEMCR,
635 TRCENA | VC_HARDERR | VC_BUSERR | VC_CORERESET);
636 if (retval != ERROR_OK)
639 /* Request a core-only reset */
640 retval = mem_ap_write_atomic_u32(swjdp, NVIC_AIRCR,
641 AIRCR_VECTKEY | AIRCR_VECTRESET);
642 if (retval != ERROR_OK)
644 target->state = TARGET_RESET;
646 /* registers are now invalid */
647 register_cache_invalidate(cortex_m->armv7m.arm.core_cache);
649 while (timeout < 100) {
650 retval = mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &dcb_dhcsr);
651 if (retval == ERROR_OK) {
652 retval = mem_ap_read_atomic_u32(swjdp, NVIC_DFSR,
653 &cortex_m->nvic_dfsr);
654 if (retval != ERROR_OK)
656 if ((dcb_dhcsr & S_HALT)
657 && (cortex_m->nvic_dfsr & DFSR_VCATCH)) {
658 LOG_DEBUG("system reset-halted, DHCSR 0x%08x, "
660 (unsigned) dcb_dhcsr,
661 (unsigned) cortex_m->nvic_dfsr);
662 cortex_m_poll(target);
663 /* FIXME restore user's vector catch config */
666 LOG_DEBUG("waiting for system reset-halt, "
667 "DHCSR 0x%08x, %d ms",
668 (unsigned) dcb_dhcsr, timeout);
677 void cortex_m_enable_breakpoints(struct target *target)
679 struct breakpoint *breakpoint = target->breakpoints;
681 /* set any pending breakpoints */
683 if (!breakpoint->set)
684 cortex_m_set_breakpoint(target, breakpoint);
685 breakpoint = breakpoint->next;
689 static int cortex_m_resume(struct target *target, int current,
690 uint32_t address, int handle_breakpoints, int debug_execution)
692 struct armv7m_common *armv7m = target_to_armv7m(target);
693 struct breakpoint *breakpoint = NULL;
697 if (target->state != TARGET_HALTED) {
698 LOG_WARNING("target not halted");
699 return ERROR_TARGET_NOT_HALTED;
702 if (!debug_execution) {
703 target_free_all_working_areas(target);
704 cortex_m_enable_breakpoints(target);
705 cortex_m_enable_watchpoints(target);
708 if (debug_execution) {
709 r = armv7m->arm.core_cache->reg_list + ARMV7M_PRIMASK;
711 /* Disable interrupts */
712 /* We disable interrupts in the PRIMASK register instead of
713 * masking with C_MASKINTS. This is probably the same issue
714 * as Cortex-M3 Erratum 377493 (fixed in r1p0): C_MASKINTS
715 * in parallel with disabled interrupts can cause local faults
718 * REVISIT this clearly breaks non-debug execution, since the
719 * PRIMASK register state isn't saved/restored... workaround
720 * by never resuming app code after debug execution.
722 buf_set_u32(r->value, 0, 1, 1);
726 /* Make sure we are in Thumb mode */
727 r = armv7m->arm.cpsr;
728 buf_set_u32(r->value, 24, 1, 1);
733 /* current = 1: continue on current pc, otherwise continue at <address> */
736 buf_set_u32(r->value, 0, 32, address);
741 /* if we halted last time due to a bkpt instruction
742 * then we have to manually step over it, otherwise
743 * the core will break again */
745 if (!breakpoint_find(target, buf_get_u32(r->value, 0, 32))
747 armv7m_maybe_skip_bkpt_inst(target, NULL);
749 resume_pc = buf_get_u32(r->value, 0, 32);
751 armv7m_restore_context(target);
753 /* the front-end may request us not to handle breakpoints */
754 if (handle_breakpoints) {
755 /* Single step past breakpoint at current address */
756 breakpoint = breakpoint_find(target, resume_pc);
758 LOG_DEBUG("unset breakpoint at 0x%8.8" PRIx32 " (ID: %" PRIu32 ")",
760 breakpoint->unique_id);
761 cortex_m_unset_breakpoint(target, breakpoint);
762 cortex_m_single_step_core(target);
763 cortex_m_set_breakpoint(target, breakpoint);
768 cortex_m_write_debug_halt_mask(target, 0, C_HALT);
770 target->debug_reason = DBG_REASON_NOTHALTED;
772 /* registers are now invalid */
773 register_cache_invalidate(armv7m->arm.core_cache);
775 if (!debug_execution) {
776 target->state = TARGET_RUNNING;
777 target_call_event_callbacks(target, TARGET_EVENT_RESUMED);
778 LOG_DEBUG("target resumed at 0x%" PRIx32 "", resume_pc);
780 target->state = TARGET_DEBUG_RUNNING;
781 target_call_event_callbacks(target, TARGET_EVENT_DEBUG_RESUMED);
782 LOG_DEBUG("target debug resumed at 0x%" PRIx32 "", resume_pc);
788 /* int irqstepcount = 0; */
789 static int cortex_m_step(struct target *target, int current,
790 uint32_t address, int handle_breakpoints)
792 struct cortex_m_common *cortex_m = target_to_cm(target);
793 struct armv7m_common *armv7m = &cortex_m->armv7m;
794 struct adiv5_dap *swjdp = armv7m->arm.dap;
795 struct breakpoint *breakpoint = NULL;
796 struct reg *pc = armv7m->arm.pc;
797 bool bkpt_inst_found = false;
799 bool isr_timed_out = false;
801 if (target->state != TARGET_HALTED) {
802 LOG_WARNING("target not halted");
803 return ERROR_TARGET_NOT_HALTED;
806 /* current = 1: continue on current pc, otherwise continue at <address> */
808 buf_set_u32(pc->value, 0, 32, address);
810 uint32_t pc_value = buf_get_u32(pc->value, 0, 32);
812 /* the front-end may request us not to handle breakpoints */
813 if (handle_breakpoints) {
814 breakpoint = breakpoint_find(target, pc_value);
816 cortex_m_unset_breakpoint(target, breakpoint);
819 armv7m_maybe_skip_bkpt_inst(target, &bkpt_inst_found);
821 target->debug_reason = DBG_REASON_SINGLESTEP;
823 armv7m_restore_context(target);
825 target_call_event_callbacks(target, TARGET_EVENT_RESUMED);
827 /* if no bkpt instruction is found at pc then we can perform
828 * a normal step, otherwise we have to manually step over the bkpt
829 * instruction - as such simulate a step */
830 if (bkpt_inst_found == false) {
831 /* Automatic ISR masking mode off: Just step over the next instruction */
832 if ((cortex_m->isrmasking_mode != CORTEX_M_ISRMASK_AUTO))
833 cortex_m_write_debug_halt_mask(target, C_STEP, C_HALT);
835 /* Process interrupts during stepping in a way they don't interfere
840 * Set a temporary break point at the current pc and let the core run
841 * with interrupts enabled. Pending interrupts get served and we run
842 * into the breakpoint again afterwards. Then we step over the next
843 * instruction with interrupts disabled.
845 * If the pending interrupts don't complete within time, we leave the
846 * core running. This may happen if the interrupts trigger faster
847 * than the core can process them or the handler doesn't return.
849 * If no more breakpoints are available we simply do a step with
850 * interrupts enabled.
856 * If a break point is already set on the lower half word then a break point on
857 * the upper half word will not break again when the core is restarted. So we
858 * just step over the instruction with interrupts disabled.
860 * The documentation has no information about this, it was found by observation
861 * on STM32F1 and STM32F2. Proper explanation welcome. STM32F0 dosen't seem to
862 * suffer from this problem.
864 * To add some confusion: pc_value has bit 0 always set, while the breakpoint
865 * address has it always cleared. The former is done to indicate thumb mode
869 if ((pc_value & 0x02) && breakpoint_find(target, pc_value & ~0x03)) {
870 LOG_DEBUG("Stepping over next instruction with interrupts disabled");
871 cortex_m_write_debug_halt_mask(target, C_HALT | C_MASKINTS, 0);
872 cortex_m_write_debug_halt_mask(target, C_STEP, C_HALT);
873 /* Re-enable interrupts */
874 cortex_m_write_debug_halt_mask(target, C_HALT, C_MASKINTS);
878 /* Set a temporary break point */
880 retval = cortex_m_set_breakpoint(target, breakpoint);
882 retval = breakpoint_add(target, pc_value, 2, BKPT_TYPE_BY_ADDR(pc_value));
883 bool tmp_bp_set = (retval == ERROR_OK);
885 /* No more breakpoints left, just do a step */
887 cortex_m_write_debug_halt_mask(target, C_STEP, C_HALT);
890 LOG_DEBUG("Starting core to serve pending interrupts");
891 int64_t t_start = timeval_ms();
892 cortex_m_write_debug_halt_mask(target, 0, C_HALT | C_STEP);
894 /* Wait for pending handlers to complete or timeout */
896 retval = mem_ap_read_atomic_u32(swjdp,
898 &cortex_m->dcb_dhcsr);
899 if (retval != ERROR_OK) {
900 target->state = TARGET_UNKNOWN;
903 isr_timed_out = ((timeval_ms() - t_start) > 500);
904 } while (!((cortex_m->dcb_dhcsr & S_HALT) || isr_timed_out));
906 /* only remove breakpoint if we created it */
908 cortex_m_unset_breakpoint(target, breakpoint);
910 /* Remove the temporary breakpoint */
911 breakpoint_remove(target, pc_value);
915 LOG_DEBUG("Interrupt handlers didn't complete within time, "
916 "leaving target running");
918 /* Step over next instruction with interrupts disabled */
919 cortex_m_write_debug_halt_mask(target,
922 cortex_m_write_debug_halt_mask(target, C_STEP, C_HALT);
923 /* Re-enable interrupts */
924 cortex_m_write_debug_halt_mask(target, C_HALT, C_MASKINTS);
931 retval = mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m->dcb_dhcsr);
932 if (retval != ERROR_OK)
935 /* registers are now invalid */
936 register_cache_invalidate(armv7m->arm.core_cache);
939 cortex_m_set_breakpoint(target, breakpoint);
942 /* Leave the core running. The user has to stop execution manually. */
943 target->debug_reason = DBG_REASON_NOTHALTED;
944 target->state = TARGET_RUNNING;
948 LOG_DEBUG("target stepped dcb_dhcsr = 0x%" PRIx32
949 " nvic_icsr = 0x%" PRIx32,
950 cortex_m->dcb_dhcsr, cortex_m->nvic_icsr);
952 retval = cortex_m_debug_entry(target);
953 if (retval != ERROR_OK)
955 target_call_event_callbacks(target, TARGET_EVENT_HALTED);
957 LOG_DEBUG("target stepped dcb_dhcsr = 0x%" PRIx32
958 " nvic_icsr = 0x%" PRIx32,
959 cortex_m->dcb_dhcsr, cortex_m->nvic_icsr);
964 static int cortex_m_assert_reset(struct target *target)
966 struct cortex_m_common *cortex_m = target_to_cm(target);
967 struct adiv5_dap *swjdp = cortex_m->armv7m.arm.dap;
968 enum cortex_m_soft_reset_config reset_config = cortex_m->soft_reset_config;
970 LOG_DEBUG("target->state: %s",
971 target_state_name(target));
973 enum reset_types jtag_reset_config = jtag_get_reset_config();
975 if (target_has_event_action(target, TARGET_EVENT_RESET_ASSERT)) {
976 /* allow scripts to override the reset event */
978 target_handle_event(target, TARGET_EVENT_RESET_ASSERT);
979 register_cache_invalidate(cortex_m->armv7m.arm.core_cache);
980 target->state = TARGET_RESET;
985 /* some cores support connecting while srst is asserted
986 * use that mode is it has been configured */
988 bool srst_asserted = false;
990 if ((jtag_reset_config & RESET_HAS_SRST) &&
991 (jtag_reset_config & RESET_SRST_NO_GATING)) {
992 adapter_assert_reset();
993 srst_asserted = true;
996 /* Enable debug requests */
998 retval = mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m->dcb_dhcsr);
999 if (retval != ERROR_OK)
1001 if (!(cortex_m->dcb_dhcsr & C_DEBUGEN)) {
1002 retval = mem_ap_write_u32(swjdp, DCB_DHCSR, DBGKEY | C_DEBUGEN);
1003 if (retval != ERROR_OK)
1007 /* If the processor is sleeping in a WFI or WFE instruction, the
1008 * C_HALT bit must be asserted to regain control */
1009 if (cortex_m->dcb_dhcsr & S_SLEEP) {
1010 retval = mem_ap_write_u32(swjdp, DCB_DHCSR, DBGKEY | C_HALT | C_DEBUGEN);
1011 if (retval != ERROR_OK)
1015 retval = mem_ap_write_u32(swjdp, DCB_DCRDR, 0);
1016 if (retval != ERROR_OK)
1019 if (!target->reset_halt) {
1020 /* Set/Clear C_MASKINTS in a separate operation */
1021 if (cortex_m->dcb_dhcsr & C_MASKINTS) {
1022 retval = mem_ap_write_atomic_u32(swjdp, DCB_DHCSR,
1023 DBGKEY | C_DEBUGEN | C_HALT);
1024 if (retval != ERROR_OK)
1028 /* clear any debug flags before resuming */
1029 cortex_m_clear_halt(target);
1031 /* clear C_HALT in dhcsr reg */
1032 cortex_m_write_debug_halt_mask(target, 0, C_HALT);
1034 /* Halt in debug on reset; endreset_event() restores DEMCR.
1036 * REVISIT catching BUSERR presumably helps to defend against
1037 * bad vector table entries. Should this include MMERR or
1040 retval = mem_ap_write_atomic_u32(swjdp, DCB_DEMCR,
1041 TRCENA | VC_HARDERR | VC_BUSERR | VC_CORERESET);
1042 if (retval != ERROR_OK)
1046 if (jtag_reset_config & RESET_HAS_SRST) {
1047 /* default to asserting srst */
1049 adapter_assert_reset();
1051 /* Use a standard Cortex-M3 software reset mechanism.
1052 * We default to using VECRESET as it is supported on all current cores.
1053 * This has the disadvantage of not resetting the peripherals, so a
1054 * reset-init event handler is needed to perform any peripheral resets.
1056 retval = mem_ap_write_atomic_u32(swjdp, NVIC_AIRCR,
1057 AIRCR_VECTKEY | ((reset_config == CORTEX_M_RESET_SYSRESETREQ)
1058 ? AIRCR_SYSRESETREQ : AIRCR_VECTRESET));
1059 if (retval != ERROR_OK)
1062 LOG_DEBUG("Using Cortex-M %s", (reset_config == CORTEX_M_RESET_SYSRESETREQ)
1063 ? "SYSRESETREQ" : "VECTRESET");
1065 if (reset_config == CORTEX_M_RESET_VECTRESET) {
1066 LOG_WARNING("Only resetting the Cortex-M core, use a reset-init event "
1067 "handler to reset any peripherals or configure hardware srst support.");
1071 SAM4L needs to execute security initalization
1072 startup sequence before AP access would be enabled.
1073 During the intialization CDBGPWRUPACK is pulled low and we
1074 need to wait for it to be set to 1 again.
1076 retval = dap_dp_poll_register(swjdp, DP_CTRL_STAT,
1077 CDBGPWRUPACK, CDBGPWRUPACK, 100);
1078 if (retval != ERROR_OK) {
1079 LOG_ERROR("Failed waitnig for CDBGPWRUPACK");
1084 /* I do not know why this is necessary, but it
1085 * fixes strange effects (step/resume cause NMI
1086 * after reset) on LM3S6918 -- Michael Schwingen
1089 retval = mem_ap_read_atomic_u32(swjdp, NVIC_AIRCR, &tmp);
1090 if (retval != ERROR_OK)
1095 target->state = TARGET_RESET;
1096 jtag_add_sleep(50000);
1098 register_cache_invalidate(cortex_m->armv7m.arm.core_cache);
1100 if (target->reset_halt) {
1101 retval = target_halt(target);
1102 if (retval != ERROR_OK)
1109 static int cortex_m_deassert_reset(struct target *target)
1111 LOG_DEBUG("target->state: %s",
1112 target_state_name(target));
1114 /* deassert reset lines */
1115 adapter_deassert_reset();
1120 int cortex_m_set_breakpoint(struct target *target, struct breakpoint *breakpoint)
1125 struct cortex_m_common *cortex_m = target_to_cm(target);
1126 struct cortex_m_fp_comparator *comparator_list = cortex_m->fp_comparator_list;
1128 if (breakpoint->set) {
1129 LOG_WARNING("breakpoint (BPID: %" PRIu32 ") already set", breakpoint->unique_id);
1133 if (cortex_m->auto_bp_type)
1134 breakpoint->type = BKPT_TYPE_BY_ADDR(breakpoint->address);
1136 if (breakpoint->type == BKPT_HARD) {
1137 while (comparator_list[fp_num].used && (fp_num < cortex_m->fp_num_code))
1139 if (fp_num >= cortex_m->fp_num_code) {
1140 LOG_ERROR("Can not find free FPB Comparator!");
1143 breakpoint->set = fp_num + 1;
1144 hilo = (breakpoint->address & 0x2) ? FPCR_REPLACE_BKPT_HIGH : FPCR_REPLACE_BKPT_LOW;
1145 comparator_list[fp_num].used = 1;
1146 comparator_list[fp_num].fpcr_value = (breakpoint->address & 0x1FFFFFFC) | hilo | 1;
1147 target_write_u32(target, comparator_list[fp_num].fpcr_address,
1148 comparator_list[fp_num].fpcr_value);
1149 LOG_DEBUG("fpc_num %i fpcr_value 0x%" PRIx32 "",
1151 comparator_list[fp_num].fpcr_value);
1152 if (!cortex_m->fpb_enabled) {
1153 LOG_DEBUG("FPB wasn't enabled, do it now");
1154 retval = cortex_m_enable_fpb(target);
1155 if (retval != ERROR_OK) {
1156 LOG_ERROR("Failed to enable the FPB");
1160 cortex_m->fpb_enabled = 1;
1162 } else if (breakpoint->type == BKPT_SOFT) {
1165 /* NOTE: on ARMv6-M and ARMv7-M, BKPT(0xab) is used for
1166 * semihosting; don't use that. Otherwise the BKPT
1167 * parameter is arbitrary.
1169 buf_set_u32(code, 0, 32, ARMV5_T_BKPT(0x11));
1170 retval = target_read_memory(target,
1171 breakpoint->address & 0xFFFFFFFE,
1172 breakpoint->length, 1,
1173 breakpoint->orig_instr);
1174 if (retval != ERROR_OK)
1176 retval = target_write_memory(target,
1177 breakpoint->address & 0xFFFFFFFE,
1178 breakpoint->length, 1,
1180 if (retval != ERROR_OK)
1182 breakpoint->set = true;
1185 LOG_DEBUG("BPID: %" PRIu32 ", Type: %d, Address: 0x%08" PRIx32 " Length: %d (set=%d)",
1186 breakpoint->unique_id,
1187 (int)(breakpoint->type),
1188 breakpoint->address,
1195 int cortex_m_unset_breakpoint(struct target *target, struct breakpoint *breakpoint)
1198 struct cortex_m_common *cortex_m = target_to_cm(target);
1199 struct cortex_m_fp_comparator *comparator_list = cortex_m->fp_comparator_list;
1201 if (!breakpoint->set) {
1202 LOG_WARNING("breakpoint not set");
1206 LOG_DEBUG("BPID: %" PRIu32 ", Type: %d, Address: 0x%08" PRIx32 " Length: %d (set=%d)",
1207 breakpoint->unique_id,
1208 (int)(breakpoint->type),
1209 breakpoint->address,
1213 if (breakpoint->type == BKPT_HARD) {
1214 int fp_num = breakpoint->set - 1;
1215 if ((fp_num < 0) || (fp_num >= cortex_m->fp_num_code)) {
1216 LOG_DEBUG("Invalid FP Comparator number in breakpoint");
1219 comparator_list[fp_num].used = 0;
1220 comparator_list[fp_num].fpcr_value = 0;
1221 target_write_u32(target, comparator_list[fp_num].fpcr_address,
1222 comparator_list[fp_num].fpcr_value);
1224 /* restore original instruction (kept in target endianness) */
1225 if (breakpoint->length == 4) {
1226 retval = target_write_memory(target, breakpoint->address & 0xFFFFFFFE, 4, 1,
1227 breakpoint->orig_instr);
1228 if (retval != ERROR_OK)
1231 retval = target_write_memory(target, breakpoint->address & 0xFFFFFFFE, 2, 1,
1232 breakpoint->orig_instr);
1233 if (retval != ERROR_OK)
1237 breakpoint->set = false;
1242 int cortex_m_add_breakpoint(struct target *target, struct breakpoint *breakpoint)
1244 struct cortex_m_common *cortex_m = target_to_cm(target);
1246 if (cortex_m->auto_bp_type)
1247 breakpoint->type = BKPT_TYPE_BY_ADDR(breakpoint->address);
1249 if (breakpoint->type != BKPT_TYPE_BY_ADDR(breakpoint->address)) {
1250 if (breakpoint->type == BKPT_HARD) {
1251 LOG_INFO("flash patch comparator requested outside code memory region");
1252 return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
1255 if (breakpoint->type == BKPT_SOFT) {
1256 LOG_INFO("soft breakpoint requested in code (flash) memory region");
1257 return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
1261 if ((breakpoint->type == BKPT_HARD) && (cortex_m->fp_code_available < 1)) {
1262 LOG_INFO("no flash patch comparator unit available for hardware breakpoint");
1263 return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
1266 if (breakpoint->length == 3) {
1267 LOG_DEBUG("Using a two byte breakpoint for 32bit Thumb-2 request");
1268 breakpoint->length = 2;
1271 if ((breakpoint->length != 2)) {
1272 LOG_INFO("only breakpoints of two bytes length supported");
1273 return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
1276 if (breakpoint->type == BKPT_HARD)
1277 cortex_m->fp_code_available--;
1279 return cortex_m_set_breakpoint(target, breakpoint);
1282 int cortex_m_remove_breakpoint(struct target *target, struct breakpoint *breakpoint)
1284 struct cortex_m_common *cortex_m = target_to_cm(target);
1286 /* REVISIT why check? FBP can be updated with core running ... */
1287 if (target->state != TARGET_HALTED) {
1288 LOG_WARNING("target not halted");
1289 return ERROR_TARGET_NOT_HALTED;
1292 if (cortex_m->auto_bp_type)
1293 breakpoint->type = BKPT_TYPE_BY_ADDR(breakpoint->address);
1295 if (breakpoint->set)
1296 cortex_m_unset_breakpoint(target, breakpoint);
1298 if (breakpoint->type == BKPT_HARD)
1299 cortex_m->fp_code_available++;
1304 int cortex_m_set_watchpoint(struct target *target, struct watchpoint *watchpoint)
1307 uint32_t mask, temp;
1308 struct cortex_m_common *cortex_m = target_to_cm(target);
1310 /* watchpoint params were validated earlier */
1312 temp = watchpoint->length;
1319 /* REVISIT Don't fully trust these "not used" records ... users
1320 * may set up breakpoints by hand, e.g. dual-address data value
1321 * watchpoint using comparator #1; comparator #0 matching cycle
1322 * count; send data trace info through ITM and TPIU; etc
1324 struct cortex_m_dwt_comparator *comparator;
1326 for (comparator = cortex_m->dwt_comparator_list;
1327 comparator->used && dwt_num < cortex_m->dwt_num_comp;
1328 comparator++, dwt_num++)
1330 if (dwt_num >= cortex_m->dwt_num_comp) {
1331 LOG_ERROR("Can not find free DWT Comparator");
1334 comparator->used = 1;
1335 watchpoint->set = dwt_num + 1;
1337 comparator->comp = watchpoint->address;
1338 target_write_u32(target, comparator->dwt_comparator_address + 0,
1341 comparator->mask = mask;
1342 target_write_u32(target, comparator->dwt_comparator_address + 4,
1345 switch (watchpoint->rw) {
1347 comparator->function = 5;
1350 comparator->function = 6;
1353 comparator->function = 7;
1356 target_write_u32(target, comparator->dwt_comparator_address + 8,
1357 comparator->function);
1359 LOG_DEBUG("Watchpoint (ID %d) DWT%d 0x%08x 0x%x 0x%05x",
1360 watchpoint->unique_id, dwt_num,
1361 (unsigned) comparator->comp,
1362 (unsigned) comparator->mask,
1363 (unsigned) comparator->function);
1367 int cortex_m_unset_watchpoint(struct target *target, struct watchpoint *watchpoint)
1369 struct cortex_m_common *cortex_m = target_to_cm(target);
1370 struct cortex_m_dwt_comparator *comparator;
1373 if (!watchpoint->set) {
1374 LOG_WARNING("watchpoint (wpid: %d) not set",
1375 watchpoint->unique_id);
1379 dwt_num = watchpoint->set - 1;
1381 LOG_DEBUG("Watchpoint (ID %d) DWT%d address: 0x%08x clear",
1382 watchpoint->unique_id, dwt_num,
1383 (unsigned) watchpoint->address);
1385 if ((dwt_num < 0) || (dwt_num >= cortex_m->dwt_num_comp)) {
1386 LOG_DEBUG("Invalid DWT Comparator number in watchpoint");
1390 comparator = cortex_m->dwt_comparator_list + dwt_num;
1391 comparator->used = 0;
1392 comparator->function = 0;
1393 target_write_u32(target, comparator->dwt_comparator_address + 8,
1394 comparator->function);
1396 watchpoint->set = false;
1401 int cortex_m_add_watchpoint(struct target *target, struct watchpoint *watchpoint)
1403 struct cortex_m_common *cortex_m = target_to_cm(target);
1405 if (cortex_m->dwt_comp_available < 1) {
1406 LOG_DEBUG("no comparators?");
1407 return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
1410 /* hardware doesn't support data value masking */
1411 if (watchpoint->mask != ~(uint32_t)0) {
1412 LOG_DEBUG("watchpoint value masks not supported");
1413 return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
1416 /* hardware allows address masks of up to 32K */
1419 for (mask = 0; mask < 16; mask++) {
1420 if ((1u << mask) == watchpoint->length)
1424 LOG_DEBUG("unsupported watchpoint length");
1425 return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
1427 if (watchpoint->address & ((1 << mask) - 1)) {
1428 LOG_DEBUG("watchpoint address is unaligned");
1429 return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
1432 /* Caller doesn't seem to be able to describe watching for data
1433 * values of zero; that flags "no value".
1435 * REVISIT This DWT may well be able to watch for specific data
1436 * values. Requires comparator #1 to set DATAVMATCH and match
1437 * the data, and another comparator (DATAVADDR0) matching addr.
1439 if (watchpoint->value) {
1440 LOG_DEBUG("data value watchpoint not YET supported");
1441 return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
1444 cortex_m->dwt_comp_available--;
1445 LOG_DEBUG("dwt_comp_available: %d", cortex_m->dwt_comp_available);
1450 int cortex_m_remove_watchpoint(struct target *target, struct watchpoint *watchpoint)
1452 struct cortex_m_common *cortex_m = target_to_cm(target);
1454 /* REVISIT why check? DWT can be updated with core running ... */
1455 if (target->state != TARGET_HALTED) {
1456 LOG_WARNING("target not halted");
1457 return ERROR_TARGET_NOT_HALTED;
1460 if (watchpoint->set)
1461 cortex_m_unset_watchpoint(target, watchpoint);
1463 cortex_m->dwt_comp_available++;
1464 LOG_DEBUG("dwt_comp_available: %d", cortex_m->dwt_comp_available);
1469 void cortex_m_enable_watchpoints(struct target *target)
1471 struct watchpoint *watchpoint = target->watchpoints;
1473 /* set any pending watchpoints */
1474 while (watchpoint) {
1475 if (!watchpoint->set)
1476 cortex_m_set_watchpoint(target, watchpoint);
1477 watchpoint = watchpoint->next;
1481 static int cortex_m_load_core_reg_u32(struct target *target,
1482 uint32_t num, uint32_t *value)
1486 /* NOTE: we "know" here that the register identifiers used
1487 * in the v7m header match the Cortex-M3 Debug Core Register
1488 * Selector values for R0..R15, xPSR, MSP, and PSP.
1492 /* read a normal core register */
1493 retval = cortexm_dap_read_coreregister_u32(target, value, num);
1495 if (retval != ERROR_OK) {
1496 LOG_ERROR("JTAG failure %i", retval);
1497 return ERROR_JTAG_DEVICE_ERROR;
1499 LOG_DEBUG("load from core reg %i value 0x%" PRIx32 "", (int)num, *value);
1503 /* Floating-point Status and Registers */
1504 retval = target_write_u32(target, DCB_DCRSR, 0x21);
1505 if (retval != ERROR_OK)
1507 retval = target_read_u32(target, DCB_DCRDR, value);
1508 if (retval != ERROR_OK)
1510 LOG_DEBUG("load from FPSCR value 0x%" PRIx32, *value);
1513 case ARMV7M_S0 ... ARMV7M_S31:
1514 /* Floating-point Status and Registers */
1515 retval = target_write_u32(target, DCB_DCRSR, num - ARMV7M_S0 + 0x40);
1516 if (retval != ERROR_OK)
1518 retval = target_read_u32(target, DCB_DCRDR, value);
1519 if (retval != ERROR_OK)
1521 LOG_DEBUG("load from FPU reg S%d value 0x%" PRIx32,
1522 (int)(num - ARMV7M_S0), *value);
1525 case ARMV7M_PRIMASK:
1526 case ARMV7M_BASEPRI:
1527 case ARMV7M_FAULTMASK:
1528 case ARMV7M_CONTROL:
1529 /* Cortex-M3 packages these four registers as bitfields
1530 * in one Debug Core register. So say r0 and r2 docs;
1531 * it was removed from r1 docs, but still works.
1533 cortexm_dap_read_coreregister_u32(target, value, 20);
1536 case ARMV7M_PRIMASK:
1537 *value = buf_get_u32((uint8_t *)value, 0, 1);
1540 case ARMV7M_BASEPRI:
1541 *value = buf_get_u32((uint8_t *)value, 8, 8);
1544 case ARMV7M_FAULTMASK:
1545 *value = buf_get_u32((uint8_t *)value, 16, 1);
1548 case ARMV7M_CONTROL:
1549 *value = buf_get_u32((uint8_t *)value, 24, 2);
1553 LOG_DEBUG("load from special reg %i value 0x%" PRIx32 "", (int)num, *value);
1557 return ERROR_COMMAND_SYNTAX_ERROR;
1563 static int cortex_m_store_core_reg_u32(struct target *target,
1564 uint32_t num, uint32_t value)
1568 struct armv7m_common *armv7m = target_to_armv7m(target);
1570 /* NOTE: we "know" here that the register identifiers used
1571 * in the v7m header match the Cortex-M3 Debug Core Register
1572 * Selector values for R0..R15, xPSR, MSP, and PSP.
1576 retval = cortexm_dap_write_coreregister_u32(target, value, num);
1577 if (retval != ERROR_OK) {
1580 LOG_ERROR("JTAG failure");
1581 r = armv7m->arm.core_cache->reg_list + num;
1582 r->dirty = r->valid;
1583 return ERROR_JTAG_DEVICE_ERROR;
1585 LOG_DEBUG("write core reg %i value 0x%" PRIx32 "", (int)num, value);
1589 /* Floating-point Status and Registers */
1590 retval = target_write_u32(target, DCB_DCRDR, value);
1591 if (retval != ERROR_OK)
1593 retval = target_write_u32(target, DCB_DCRSR, 0x21 | (1<<16));
1594 if (retval != ERROR_OK)
1596 LOG_DEBUG("write FPSCR value 0x%" PRIx32, value);
1599 case ARMV7M_S0 ... ARMV7M_S31:
1600 /* Floating-point Status and Registers */
1601 retval = target_write_u32(target, DCB_DCRDR, value);
1602 if (retval != ERROR_OK)
1604 retval = target_write_u32(target, DCB_DCRSR, (num - ARMV7M_S0 + 0x40) | (1<<16));
1605 if (retval != ERROR_OK)
1607 LOG_DEBUG("write FPU reg S%d value 0x%" PRIx32,
1608 (int)(num - ARMV7M_S0), value);
1611 case ARMV7M_PRIMASK:
1612 case ARMV7M_BASEPRI:
1613 case ARMV7M_FAULTMASK:
1614 case ARMV7M_CONTROL:
1615 /* Cortex-M3 packages these four registers as bitfields
1616 * in one Debug Core register. So say r0 and r2 docs;
1617 * it was removed from r1 docs, but still works.
1619 cortexm_dap_read_coreregister_u32(target, ®, 20);
1622 case ARMV7M_PRIMASK:
1623 buf_set_u32((uint8_t *)®, 0, 1, value);
1626 case ARMV7M_BASEPRI:
1627 buf_set_u32((uint8_t *)®, 8, 8, value);
1630 case ARMV7M_FAULTMASK:
1631 buf_set_u32((uint8_t *)®, 16, 1, value);
1634 case ARMV7M_CONTROL:
1635 buf_set_u32((uint8_t *)®, 24, 2, value);
1639 cortexm_dap_write_coreregister_u32(target, reg, 20);
1641 LOG_DEBUG("write special reg %i value 0x%" PRIx32 " ", (int)num, value);
1645 return ERROR_COMMAND_SYNTAX_ERROR;
1651 static int cortex_m_read_memory(struct target *target, uint32_t address,
1652 uint32_t size, uint32_t count, uint8_t *buffer)
1654 struct armv7m_common *armv7m = target_to_armv7m(target);
1655 struct adiv5_dap *swjdp = armv7m->arm.dap;
1657 if (armv7m->arm.is_armv6m) {
1658 /* armv6m does not handle unaligned memory access */
1659 if (((size == 4) && (address & 0x3u)) || ((size == 2) && (address & 0x1u)))
1660 return ERROR_TARGET_UNALIGNED_ACCESS;
1663 return mem_ap_read(swjdp, buffer, size, count, address, true);
1666 static int cortex_m_write_memory(struct target *target, uint32_t address,
1667 uint32_t size, uint32_t count, const uint8_t *buffer)
1669 struct armv7m_common *armv7m = target_to_armv7m(target);
1670 struct adiv5_dap *swjdp = armv7m->arm.dap;
1672 if (armv7m->arm.is_armv6m) {
1673 /* armv6m does not handle unaligned memory access */
1674 if (((size == 4) && (address & 0x3u)) || ((size == 2) && (address & 0x1u)))
1675 return ERROR_TARGET_UNALIGNED_ACCESS;
1678 return mem_ap_write(swjdp, buffer, size, count, address, true);
1681 static int cortex_m_init_target(struct command_context *cmd_ctx,
1682 struct target *target)
1684 armv7m_build_reg_cache(target);
1688 void cortex_m_deinit_target(struct target *target)
1690 struct cortex_m_common *cortex_m = target_to_cm(target);
1692 free(cortex_m->fp_comparator_list);
1693 cortex_m_dwt_free(target);
1697 /* REVISIT cache valid/dirty bits are unmaintained. We could set "valid"
1698 * on r/w if the core is not running, and clear on resume or reset ... or
1699 * at least, in a post_restore_context() method.
1702 struct dwt_reg_state {
1703 struct target *target;
1705 uint8_t value[4]; /* scratch/cache */
1708 static int cortex_m_dwt_get_reg(struct reg *reg)
1710 struct dwt_reg_state *state = reg->arch_info;
1713 int retval = target_read_u32(state->target, state->addr, &tmp);
1714 if (retval != ERROR_OK)
1717 buf_set_u32(state->value, 0, 32, tmp);
1721 static int cortex_m_dwt_set_reg(struct reg *reg, uint8_t *buf)
1723 struct dwt_reg_state *state = reg->arch_info;
1725 return target_write_u32(state->target, state->addr,
1726 buf_get_u32(buf, 0, reg->size));
1735 static struct dwt_reg dwt_base_regs[] = {
1736 { DWT_CTRL, "dwt_ctrl", 32, },
1737 /* NOTE that Erratum 532314 (fixed r2p0) affects CYCCNT: it wrongly
1738 * increments while the core is asleep.
1740 { DWT_CYCCNT, "dwt_cyccnt", 32, },
1741 /* plus some 8 bit counters, useful for profiling with TPIU */
1744 static struct dwt_reg dwt_comp[] = {
1745 #define DWT_COMPARATOR(i) \
1746 { DWT_COMP0 + 0x10 * (i), "dwt_" #i "_comp", 32, }, \
1747 { DWT_MASK0 + 0x10 * (i), "dwt_" #i "_mask", 4, }, \
1748 { DWT_FUNCTION0 + 0x10 * (i), "dwt_" #i "_function", 32, }
1753 #undef DWT_COMPARATOR
1756 static const struct reg_arch_type dwt_reg_type = {
1757 .get = cortex_m_dwt_get_reg,
1758 .set = cortex_m_dwt_set_reg,
1761 static void cortex_m_dwt_addreg(struct target *t, struct reg *r, struct dwt_reg *d)
1763 struct dwt_reg_state *state;
1765 state = calloc(1, sizeof *state);
1768 state->addr = d->addr;
1773 r->value = state->value;
1774 r->arch_info = state;
1775 r->type = &dwt_reg_type;
1778 void cortex_m_dwt_setup(struct cortex_m_common *cm, struct target *target)
1781 struct reg_cache *cache;
1782 struct cortex_m_dwt_comparator *comparator;
1785 target_read_u32(target, DWT_CTRL, &dwtcr);
1787 LOG_DEBUG("no DWT");
1791 cm->dwt_num_comp = (dwtcr >> 28) & 0xF;
1792 cm->dwt_comp_available = cm->dwt_num_comp;
1793 cm->dwt_comparator_list = calloc(cm->dwt_num_comp,
1794 sizeof(struct cortex_m_dwt_comparator));
1795 if (!cm->dwt_comparator_list) {
1797 cm->dwt_num_comp = 0;
1798 LOG_ERROR("out of mem");
1802 cache = calloc(1, sizeof *cache);
1805 free(cm->dwt_comparator_list);
1808 cache->name = "Cortex-M DWT registers";
1809 cache->num_regs = 2 + cm->dwt_num_comp * 3;
1810 cache->reg_list = calloc(cache->num_regs, sizeof *cache->reg_list);
1811 if (!cache->reg_list) {
1816 for (reg = 0; reg < 2; reg++)
1817 cortex_m_dwt_addreg(target, cache->reg_list + reg,
1818 dwt_base_regs + reg);
1820 comparator = cm->dwt_comparator_list;
1821 for (i = 0; i < cm->dwt_num_comp; i++, comparator++) {
1824 comparator->dwt_comparator_address = DWT_COMP0 + 0x10 * i;
1825 for (j = 0; j < 3; j++, reg++)
1826 cortex_m_dwt_addreg(target, cache->reg_list + reg,
1827 dwt_comp + 3 * i + j);
1829 /* make sure we clear any watchpoints enabled on the target */
1830 target_write_u32(target, comparator->dwt_comparator_address + 8, 0);
1833 *register_get_last_cache_p(&target->reg_cache) = cache;
1834 cm->dwt_cache = cache;
1836 LOG_DEBUG("DWT dwtcr 0x%" PRIx32 ", comp %d, watch%s",
1837 dwtcr, cm->dwt_num_comp,
1838 (dwtcr & (0xf << 24)) ? " only" : "/trigger");
1840 /* REVISIT: if num_comp > 1, check whether comparator #1 can
1841 * implement single-address data value watchpoints ... so we
1842 * won't need to check it later, when asked to set one up.
1846 static void cortex_m_dwt_free(struct target *target)
1848 struct cortex_m_common *cm = target_to_cm(target);
1849 struct reg_cache *cache = cm->dwt_cache;
1851 free(cm->dwt_comparator_list);
1852 cm->dwt_comparator_list = NULL;
1855 register_unlink_cache(&target->reg_cache, cache);
1857 if (cache->reg_list) {
1858 for (size_t i = 0; i < cache->num_regs; i++)
1859 free(cache->reg_list[i].arch_info);
1860 free(cache->reg_list);
1864 cm->dwt_cache = NULL;
1867 #define MVFR0 0xe000ef40
1868 #define MVFR1 0xe000ef44
1870 #define MVFR0_DEFAULT_M4 0x10110021
1871 #define MVFR1_DEFAULT_M4 0x11000011
1873 int cortex_m_examine(struct target *target)
1876 uint32_t cpuid, fpcr, mvfr0, mvfr1;
1878 struct cortex_m_common *cortex_m = target_to_cm(target);
1879 struct adiv5_dap *swjdp = cortex_m->armv7m.arm.dap;
1880 struct armv7m_common *armv7m = target_to_armv7m(target);
1882 /* stlink shares the examine handler but does not support
1884 if (!armv7m->stlink) {
1885 retval = ahbap_debugport_init(swjdp);
1886 if (retval != ERROR_OK)
1890 if (!target_was_examined(target)) {
1891 target_set_examined(target);
1893 /* Read from Device Identification Registers */
1894 retval = target_read_u32(target, CPUID, &cpuid);
1895 if (retval != ERROR_OK)
1899 i = (cpuid >> 4) & 0xf;
1901 LOG_DEBUG("Cortex-M%d r%" PRId8 "p%" PRId8 " processor detected",
1902 i, (uint8_t)((cpuid >> 20) & 0xf), (uint8_t)((cpuid >> 0) & 0xf));
1903 LOG_DEBUG("cpuid: 0x%8.8" PRIx32 "", cpuid);
1905 /* test for floating point feature on cortex-m4 */
1907 target_read_u32(target, MVFR0, &mvfr0);
1908 target_read_u32(target, MVFR1, &mvfr1);
1910 if ((mvfr0 == MVFR0_DEFAULT_M4) && (mvfr1 == MVFR1_DEFAULT_M4)) {
1911 LOG_DEBUG("Cortex-M%d floating point feature FPv4_SP found", i);
1912 armv7m->fp_feature = FPv4_SP;
1914 } else if (i == 0) {
1915 /* Cortex-M0 does not support unaligned memory access */
1916 armv7m->arm.is_armv6m = true;
1919 if (armv7m->fp_feature != FPv4_SP &&
1920 armv7m->arm.core_cache->num_regs > ARMV7M_NUM_CORE_REGS_NOFP) {
1921 /* free unavailable FPU registers */
1923 for (idx = ARMV7M_NUM_CORE_REGS_NOFP;
1924 idx < armv7m->arm.core_cache->num_regs;
1926 free(armv7m->arm.core_cache->reg_list[idx].value);
1927 armv7m->arm.core_cache->num_regs = ARMV7M_NUM_CORE_REGS_NOFP;
1930 if (i == 4 || i == 3) {
1931 /* Cortex-M3/M4 has 4096 bytes autoincrement range */
1932 armv7m->dap.tar_autoincr_block = (1 << 12);
1935 /* Configure trace modules */
1936 retval = target_write_u32(target, DCB_DEMCR, TRCENA | armv7m->demcr);
1937 if (retval != ERROR_OK)
1940 if (armv7m->trace_config.config_type != DISABLED) {
1941 armv7m_trace_tpiu_config(target);
1942 armv7m_trace_itm_config(target);
1945 /* NOTE: FPB and DWT are both optional. */
1948 target_read_u32(target, FP_CTRL, &fpcr);
1949 cortex_m->auto_bp_type = 1;
1950 /* bits [14:12] and [7:4] */
1951 cortex_m->fp_num_code = ((fpcr >> 8) & 0x70) | ((fpcr >> 4) & 0xF);
1952 cortex_m->fp_num_lit = (fpcr >> 8) & 0xF;
1953 cortex_m->fp_code_available = cortex_m->fp_num_code;
1954 free(cortex_m->fp_comparator_list);
1955 cortex_m->fp_comparator_list = calloc(
1956 cortex_m->fp_num_code + cortex_m->fp_num_lit,
1957 sizeof(struct cortex_m_fp_comparator));
1958 cortex_m->fpb_enabled = fpcr & 1;
1959 for (i = 0; i < cortex_m->fp_num_code + cortex_m->fp_num_lit; i++) {
1960 cortex_m->fp_comparator_list[i].type =
1961 (i < cortex_m->fp_num_code) ? FPCR_CODE : FPCR_LITERAL;
1962 cortex_m->fp_comparator_list[i].fpcr_address = FP_COMP0 + 4 * i;
1964 /* make sure we clear any breakpoints enabled on the target */
1965 target_write_u32(target, cortex_m->fp_comparator_list[i].fpcr_address, 0);
1967 LOG_DEBUG("FPB fpcr 0x%" PRIx32 ", numcode %i, numlit %i",
1969 cortex_m->fp_num_code,
1970 cortex_m->fp_num_lit);
1973 cortex_m_dwt_free(target);
1974 cortex_m_dwt_setup(cortex_m, target);
1976 /* These hardware breakpoints only work for code in flash! */
1977 LOG_INFO("%s: hardware has %d breakpoints, %d watchpoints",
1978 target_name(target),
1979 cortex_m->fp_num_code,
1980 cortex_m->dwt_num_comp);
1986 static int cortex_m_dcc_read(struct target *target, uint8_t *value, uint8_t *ctrl)
1988 struct armv7m_common *armv7m = target_to_armv7m(target);
1989 struct adiv5_dap *swjdp = armv7m->arm.dap;
1994 retval = mem_ap_read(swjdp, buf, 2, 1, DCB_DCRDR, false);
1995 if (retval != ERROR_OK)
1998 dcrdr = target_buffer_get_u16(target, buf);
1999 *ctrl = (uint8_t)dcrdr;
2000 *value = (uint8_t)(dcrdr >> 8);
2002 LOG_DEBUG("data 0x%x ctrl 0x%x", *value, *ctrl);
2004 /* write ack back to software dcc register
2005 * signify we have read data */
2006 if (dcrdr & (1 << 0)) {
2007 target_buffer_set_u16(target, buf, 0);
2008 retval = mem_ap_write(swjdp, buf, 2, 1, DCB_DCRDR, false);
2009 if (retval != ERROR_OK)
2016 static int cortex_m_target_request_data(struct target *target,
2017 uint32_t size, uint8_t *buffer)
2023 for (i = 0; i < (size * 4); i++) {
2024 int retval = cortex_m_dcc_read(target, &data, &ctrl);
2025 if (retval != ERROR_OK)
2033 static int cortex_m_handle_target_request(void *priv)
2035 struct target *target = priv;
2036 if (!target_was_examined(target))
2039 if (!target->dbg_msg_enabled)
2042 if (target->state == TARGET_RUNNING) {
2047 retval = cortex_m_dcc_read(target, &data, &ctrl);
2048 if (retval != ERROR_OK)
2051 /* check if we have data */
2052 if (ctrl & (1 << 0)) {
2055 /* we assume target is quick enough */
2057 for (int i = 1; i <= 3; i++) {
2058 retval = cortex_m_dcc_read(target, &data, &ctrl);
2059 if (retval != ERROR_OK)
2061 request |= ((uint32_t)data << (i * 8));
2063 target_request(target, request);
2070 static int cortex_m_init_arch_info(struct target *target,
2071 struct cortex_m_common *cortex_m, struct jtag_tap *tap)
2074 struct armv7m_common *armv7m = &cortex_m->armv7m;
2076 armv7m_init_arch_info(target, armv7m);
2078 /* prepare JTAG information for the new target */
2079 cortex_m->jtag_info.tap = tap;
2080 cortex_m->jtag_info.scann_size = 4;
2082 /* default reset mode is to use srst if fitted
2083 * if not it will use CORTEX_M3_RESET_VECTRESET */
2084 cortex_m->soft_reset_config = CORTEX_M_RESET_VECTRESET;
2086 armv7m->arm.dap = &armv7m->dap;
2088 /* Leave (only) generic DAP stuff for debugport_init(); */
2089 armv7m->dap.jtag_info = &cortex_m->jtag_info;
2090 armv7m->dap.memaccess_tck = 8;
2092 /* Cortex-M3/M4 has 4096 bytes autoincrement range
2093 * but set a safe default to 1024 to support Cortex-M0
2094 * this will be changed in cortex_m3_examine if a M3/M4 is detected */
2095 armv7m->dap.tar_autoincr_block = (1 << 10);
2097 /* register arch-specific functions */
2098 armv7m->examine_debug_reason = cortex_m_examine_debug_reason;
2100 armv7m->post_debug_entry = NULL;
2102 armv7m->pre_restore_context = NULL;
2104 armv7m->load_core_reg_u32 = cortex_m_load_core_reg_u32;
2105 armv7m->store_core_reg_u32 = cortex_m_store_core_reg_u32;
2107 target_register_timer_callback(cortex_m_handle_target_request, 1, 1, target);
2109 retval = arm_jtag_setup_connection(&cortex_m->jtag_info);
2110 if (retval != ERROR_OK)
2116 static int cortex_m_target_create(struct target *target, Jim_Interp *interp)
2118 struct cortex_m_common *cortex_m = calloc(1, sizeof(struct cortex_m_common));
2120 cortex_m->common_magic = CORTEX_M_COMMON_MAGIC;
2121 cortex_m_init_arch_info(target, cortex_m, target->tap);
2126 /*--------------------------------------------------------------------------*/
2128 static int cortex_m_verify_pointer(struct command_context *cmd_ctx,
2129 struct cortex_m_common *cm)
2131 if (cm->common_magic != CORTEX_M_COMMON_MAGIC) {
2132 command_print(cmd_ctx, "target is not a Cortex-M");
2133 return ERROR_TARGET_INVALID;
2139 * Only stuff below this line should need to verify that its target
2140 * is a Cortex-M3. Everything else should have indirected through the
2141 * cortexm3_target structure, which is only used with CM3 targets.
2144 static const struct {
2148 { "hard_err", VC_HARDERR, },
2149 { "int_err", VC_INTERR, },
2150 { "bus_err", VC_BUSERR, },
2151 { "state_err", VC_STATERR, },
2152 { "chk_err", VC_CHKERR, },
2153 { "nocp_err", VC_NOCPERR, },
2154 { "mm_err", VC_MMERR, },
2155 { "reset", VC_CORERESET, },
2158 COMMAND_HANDLER(handle_cortex_m_vector_catch_command)
2160 struct target *target = get_current_target(CMD_CTX);
2161 struct cortex_m_common *cortex_m = target_to_cm(target);
2162 struct armv7m_common *armv7m = &cortex_m->armv7m;
2163 struct adiv5_dap *swjdp = armv7m->arm.dap;
2167 retval = cortex_m_verify_pointer(CMD_CTX, cortex_m);
2168 if (retval != ERROR_OK)
2171 retval = mem_ap_read_atomic_u32(swjdp, DCB_DEMCR, &demcr);
2172 if (retval != ERROR_OK)
2178 if (CMD_ARGC == 1) {
2179 if (strcmp(CMD_ARGV[0], "all") == 0) {
2180 catch = VC_HARDERR | VC_INTERR | VC_BUSERR
2181 | VC_STATERR | VC_CHKERR | VC_NOCPERR
2182 | VC_MMERR | VC_CORERESET;
2184 } else if (strcmp(CMD_ARGV[0], "none") == 0)
2187 while (CMD_ARGC-- > 0) {
2189 for (i = 0; i < ARRAY_SIZE(vec_ids); i++) {
2190 if (strcmp(CMD_ARGV[CMD_ARGC], vec_ids[i].name) != 0)
2192 catch |= vec_ids[i].mask;
2195 if (i == ARRAY_SIZE(vec_ids)) {
2196 LOG_ERROR("No CM3 vector '%s'", CMD_ARGV[CMD_ARGC]);
2197 return ERROR_COMMAND_SYNTAX_ERROR;
2201 /* For now, armv7m->demcr only stores vector catch flags. */
2202 armv7m->demcr = catch;
2207 /* write, but don't assume it stuck (why not??) */
2208 retval = mem_ap_write_u32(swjdp, DCB_DEMCR, demcr);
2209 if (retval != ERROR_OK)
2211 retval = mem_ap_read_atomic_u32(swjdp, DCB_DEMCR, &demcr);
2212 if (retval != ERROR_OK)
2215 /* FIXME be sure to clear DEMCR on clean server shutdown.
2216 * Otherwise the vector catch hardware could fire when there's
2217 * no debugger hooked up, causing much confusion...
2221 for (unsigned i = 0; i < ARRAY_SIZE(vec_ids); i++) {
2222 command_print(CMD_CTX, "%9s: %s", vec_ids[i].name,
2223 (demcr & vec_ids[i].mask) ? "catch" : "ignore");
2229 COMMAND_HANDLER(handle_cortex_m_mask_interrupts_command)
2231 struct target *target = get_current_target(CMD_CTX);
2232 struct cortex_m_common *cortex_m = target_to_cm(target);
2235 static const Jim_Nvp nvp_maskisr_modes[] = {
2236 { .name = "auto", .value = CORTEX_M_ISRMASK_AUTO },
2237 { .name = "off", .value = CORTEX_M_ISRMASK_OFF },
2238 { .name = "on", .value = CORTEX_M_ISRMASK_ON },
2239 { .name = NULL, .value = -1 },
2244 retval = cortex_m_verify_pointer(CMD_CTX, cortex_m);
2245 if (retval != ERROR_OK)
2248 if (target->state != TARGET_HALTED) {
2249 command_print(CMD_CTX, "target must be stopped for \"%s\" command", CMD_NAME);
2254 n = Jim_Nvp_name2value_simple(nvp_maskisr_modes, CMD_ARGV[0]);
2255 if (n->name == NULL)
2256 return ERROR_COMMAND_SYNTAX_ERROR;
2257 cortex_m->isrmasking_mode = n->value;
2260 if (cortex_m->isrmasking_mode == CORTEX_M_ISRMASK_ON)
2261 cortex_m_write_debug_halt_mask(target, C_HALT | C_MASKINTS, 0);
2263 cortex_m_write_debug_halt_mask(target, C_HALT, C_MASKINTS);
2266 n = Jim_Nvp_value2name_simple(nvp_maskisr_modes, cortex_m->isrmasking_mode);
2267 command_print(CMD_CTX, "cortex_m interrupt mask %s", n->name);
2272 COMMAND_HANDLER(handle_cortex_m_reset_config_command)
2274 struct target *target = get_current_target(CMD_CTX);
2275 struct cortex_m_common *cortex_m = target_to_cm(target);
2279 retval = cortex_m_verify_pointer(CMD_CTX, cortex_m);
2280 if (retval != ERROR_OK)
2284 if (strcmp(*CMD_ARGV, "sysresetreq") == 0)
2285 cortex_m->soft_reset_config = CORTEX_M_RESET_SYSRESETREQ;
2286 else if (strcmp(*CMD_ARGV, "vectreset") == 0)
2287 cortex_m->soft_reset_config = CORTEX_M_RESET_VECTRESET;
2290 switch (cortex_m->soft_reset_config) {
2291 case CORTEX_M_RESET_SYSRESETREQ:
2292 reset_config = "sysresetreq";
2295 case CORTEX_M_RESET_VECTRESET:
2296 reset_config = "vectreset";
2300 reset_config = "unknown";
2304 command_print(CMD_CTX, "cortex_m reset_config %s", reset_config);
2309 static const struct command_registration cortex_m_exec_command_handlers[] = {
2312 .handler = handle_cortex_m_mask_interrupts_command,
2313 .mode = COMMAND_EXEC,
2314 .help = "mask cortex_m interrupts",
2315 .usage = "['auto'|'on'|'off']",
2318 .name = "vector_catch",
2319 .handler = handle_cortex_m_vector_catch_command,
2320 .mode = COMMAND_EXEC,
2321 .help = "configure hardware vectors to trigger debug entry",
2322 .usage = "['all'|'none'|('bus_err'|'chk_err'|...)*]",
2325 .name = "reset_config",
2326 .handler = handle_cortex_m_reset_config_command,
2327 .mode = COMMAND_ANY,
2328 .help = "configure software reset handling",
2329 .usage = "['srst'|'sysresetreq'|'vectreset']",
2331 COMMAND_REGISTRATION_DONE
2333 static const struct command_registration cortex_m_command_handlers[] = {
2335 .chain = armv7m_command_handlers,
2338 .chain = armv7m_trace_command_handlers,
2342 .mode = COMMAND_EXEC,
2343 .help = "Cortex-M command group",
2345 .chain = cortex_m_exec_command_handlers,
2347 COMMAND_REGISTRATION_DONE
2350 struct target_type cortexm_target = {
2352 .deprecated_name = "cortex_m3",
2354 .poll = cortex_m_poll,
2355 .arch_state = armv7m_arch_state,
2357 .target_request_data = cortex_m_target_request_data,
2359 .halt = cortex_m_halt,
2360 .resume = cortex_m_resume,
2361 .step = cortex_m_step,
2363 .assert_reset = cortex_m_assert_reset,
2364 .deassert_reset = cortex_m_deassert_reset,
2365 .soft_reset_halt = cortex_m_soft_reset_halt,
2367 .get_gdb_reg_list = armv7m_get_gdb_reg_list,
2369 .read_memory = cortex_m_read_memory,
2370 .write_memory = cortex_m_write_memory,
2371 .checksum_memory = armv7m_checksum_memory,
2372 .blank_check_memory = armv7m_blank_check_memory,
2374 .run_algorithm = armv7m_run_algorithm,
2375 .start_algorithm = armv7m_start_algorithm,
2376 .wait_algorithm = armv7m_wait_algorithm,
2378 .add_breakpoint = cortex_m_add_breakpoint,
2379 .remove_breakpoint = cortex_m_remove_breakpoint,
2380 .add_watchpoint = cortex_m_add_watchpoint,
2381 .remove_watchpoint = cortex_m_remove_watchpoint,
2383 .commands = cortex_m_command_handlers,
2384 .target_create = cortex_m_target_create,
2385 .init_target = cortex_m_init_target,
2386 .examine = cortex_m_examine,
2387 .deinit_target = cortex_m_deinit_target,