1 /***************************************************************************
2 * Copyright (C) 2007 by Dominic Rath *
3 * Dominic.Rath@gmx.de *
5 * This program is free software; you can redistribute it and/or modify *
6 * it under the terms of the GNU General Public License as published by *
7 * the Free Software Foundation; either version 2 of the License, or *
8 * (at your option) any later version. *
10 * This program is distributed in the hope that it will be useful, *
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
13 * GNU General Public License for more details. *
15 * You should have received a copy of the GNU General Public License *
16 * along with this program; if not, write to the *
17 * Free Software Foundation, Inc., *
18 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
19 ***************************************************************************/
24 #include "arm926ejs.h"
32 #define _DEBUG_INSTRUCTION_EXECUTION_
36 int arm926ejs_register_commands(struct command_context_s *cmd_ctx);
38 int arm926ejs_handle_cp15_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
39 int arm926ejs_handle_cp15i_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
40 int arm926ejs_handle_virt2phys_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
41 int arm926ejs_handle_cache_info_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
42 int arm926ejs_handle_md_phys_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
43 int arm926ejs_handle_mw_phys_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
45 int arm926ejs_handle_read_cache_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
46 int arm926ejs_handle_read_mmu_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
48 /* forward declarations */
49 int arm926ejs_target_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc, struct target_s *target);
50 int arm926ejs_init_target(struct command_context_s *cmd_ctx, struct target_s *target);
52 int arm926ejs_arch_state(struct target_s *target, char *buf, int buf_size);
53 int arm926ejs_read_memory(struct target_s *target, u32 address, u32 size, u32 count, u8 *buffer);
54 int arm926ejs_write_memory(struct target_s *target, u32 address, u32 size, u32 count, u8 *buffer);
55 int arm926ejs_soft_reset_halt(struct target_s *target);
57 #define ARM926EJS_CP15_ADDR(opcode_1, opcode_2, CRn, CRm) ((opcode_1 << 11) | (opcode_2 << 8) | (CRn << 4) | (CRm << 0))
59 target_type_t arm926ejs_target =
64 .arch_state = arm926ejs_arch_state,
67 .resume = arm7_9_resume,
70 .assert_reset = arm7_9_assert_reset,
71 .deassert_reset = arm7_9_deassert_reset,
72 .soft_reset_halt = arm926ejs_soft_reset_halt,
74 .get_gdb_reg_list = armv4_5_get_gdb_reg_list,
76 .read_memory = arm7_9_read_memory,
77 .write_memory = arm926ejs_write_memory,
78 .bulk_write_memory = arm7_9_bulk_write_memory,
80 .run_algorithm = armv4_5_run_algorithm,
82 .add_breakpoint = arm7_9_add_breakpoint,
83 .remove_breakpoint = arm7_9_remove_breakpoint,
84 .add_watchpoint = arm7_9_add_watchpoint,
85 .remove_watchpoint = arm7_9_remove_watchpoint,
87 .register_commands = arm926ejs_register_commands,
88 .target_command = arm926ejs_target_command,
89 .init_target = arm926ejs_init_target,
90 .quit = arm926ejs_quit
93 int arm926ejs_read_cp15(target_t *target, u32 address, u32 *value)
95 armv4_5_common_t *armv4_5 = target->arch_info;
96 arm7_9_common_t *arm7_9 = armv4_5->arch_info;
97 arm_jtag_t *jtag_info = &arm7_9->jtag_info;
98 scan_field_t fields[4];
103 buf_set_u32(address_buf, 0, 14, address);
105 jtag_add_end_state(TAP_RTI);
106 arm_jtag_scann(jtag_info, 0xf);
107 arm_jtag_set_instr(jtag_info, jtag_info->intest_instr);
109 fields[0].device = jtag_info->chain_pos;
110 fields[0].num_bits = 32;
111 fields[0].out_value = NULL;
112 fields[0].out_mask = NULL;
113 fields[0].in_value = NULL;
114 fields[0].in_check_value = NULL;
115 fields[0].in_check_mask = NULL;
116 fields[0].in_handler = NULL;
117 fields[0].in_handler_priv = NULL;
119 fields[1].device = jtag_info->chain_pos;
120 fields[1].num_bits = 1;
121 fields[1].out_value = &access;
122 fields[1].out_mask = NULL;
123 fields[1].in_value = &access;
124 fields[1].in_check_value = NULL;
125 fields[1].in_check_mask = NULL;
126 fields[1].in_handler = NULL;
127 fields[1].in_handler_priv = NULL;
129 fields[2].device = jtag_info->chain_pos;
130 fields[2].num_bits = 14;
131 fields[2].out_value = address_buf;
132 fields[2].out_mask = NULL;
133 fields[2].in_value = NULL;
134 fields[2].in_check_value = NULL;
135 fields[2].in_check_mask = NULL;
136 fields[2].in_handler = NULL;
137 fields[2].in_handler_priv = NULL;
139 fields[3].device = jtag_info->chain_pos;
140 fields[3].num_bits = 1;
141 fields[3].out_value = &nr_w_buf;
142 fields[3].out_mask = NULL;
143 fields[3].in_value = NULL;
144 fields[3].in_check_value = NULL;
145 fields[3].in_check_mask = NULL;
146 fields[3].in_handler = NULL;
147 fields[3].in_handler_priv = NULL;
149 jtag_add_dr_scan(4, fields, -1);
151 /* rescan with NOP, to wait for the access to complete */
154 fields[0].in_handler_priv = value;
155 fields[0].in_handler = arm_jtag_buf_to_u32;
159 jtag_add_dr_scan(4, fields, -1);
160 jtag_execute_queue();
161 } while ((access & 1) != 1);
163 #ifdef _DEBUG_INSTRUCTION_EXECUTION_
164 DEBUG("addr: 0x%x value: %8.8x", address, *value);
170 int arm926ejs_write_cp15(target_t *target, u32 address, u32 value)
172 armv4_5_common_t *armv4_5 = target->arch_info;
173 arm7_9_common_t *arm7_9 = armv4_5->arch_info;
174 arm_jtag_t *jtag_info = &arm7_9->jtag_info;
175 scan_field_t fields[4];
181 buf_set_u32(address_buf, 0, 14, address);
182 buf_set_u32(value_buf, 0, 32, value);
184 jtag_add_end_state(TAP_RTI);
185 arm_jtag_scann(jtag_info, 0xf);
186 arm_jtag_set_instr(jtag_info, jtag_info->intest_instr);
188 fields[0].device = jtag_info->chain_pos;
189 fields[0].num_bits = 32;
190 fields[0].out_value = value_buf;
191 fields[0].out_mask = NULL;
192 fields[0].in_value = NULL;
193 fields[0].in_check_value = NULL;
194 fields[0].in_check_mask = NULL;
195 fields[0].in_handler = NULL;
196 fields[0].in_handler_priv = NULL;
198 fields[1].device = jtag_info->chain_pos;
199 fields[1].num_bits = 1;
200 fields[1].out_value = &access;
201 fields[1].out_mask = NULL;
202 fields[1].in_value = &access;
203 fields[1].in_check_value = NULL;
204 fields[1].in_check_mask = NULL;
205 fields[1].in_handler = NULL;
206 fields[1].in_handler_priv = NULL;
208 fields[2].device = jtag_info->chain_pos;
209 fields[2].num_bits = 14;
210 fields[2].out_value = address_buf;
211 fields[2].out_mask = NULL;
212 fields[2].in_value = NULL;
213 fields[2].in_check_value = NULL;
214 fields[2].in_check_mask = NULL;
215 fields[2].in_handler = NULL;
216 fields[2].in_handler_priv = NULL;
218 fields[3].device = jtag_info->chain_pos;
219 fields[3].num_bits = 1;
220 fields[3].out_value = &nr_w_buf;
221 fields[3].out_mask = NULL;
222 fields[3].in_value = NULL;
223 fields[3].in_check_value = NULL;
224 fields[3].in_check_mask = NULL;
225 fields[3].in_handler = NULL;
226 fields[3].in_handler_priv = NULL;
228 jtag_add_dr_scan(4, fields, -1);
230 /* rescan with NOP, to wait for the access to complete */
235 jtag_add_dr_scan(4, fields, -1);
236 jtag_execute_queue();
237 } while (access != 1);
239 #ifdef _DEBUG_INSTRUCTION_EXECUTION_
240 DEBUG("addr: 0x%x value: %8.8x", address, value);
246 int arm926ejs_examine_debug_reason(target_t *target)
248 armv4_5_common_t *armv4_5 = target->arch_info;
249 arm7_9_common_t *arm7_9 = armv4_5->arch_info;
250 reg_t *dbg_stat = &arm7_9->eice_cache->reg_list[EICE_DBG_STAT];
254 embeddedice_read_reg(dbg_stat);
255 if ((retval = jtag_execute_queue()) != ERROR_OK)
258 debug_reason = buf_get_u32(dbg_stat->value, 6, 4);
260 switch (debug_reason)
263 DEBUG("breakpoint from EICE unit 0");
264 target->debug_reason = DBG_REASON_BREAKPOINT;
267 DEBUG("breakpoint from EICE unit 1");
268 target->debug_reason = DBG_REASON_BREAKPOINT;
271 DEBUG("soft breakpoint (BKPT instruction)");
272 target->debug_reason = DBG_REASON_BREAKPOINT;
275 DEBUG("vector catch breakpoint");
276 target->debug_reason = DBG_REASON_BREAKPOINT;
279 DEBUG("external breakpoint");
280 target->debug_reason = DBG_REASON_BREAKPOINT;
283 DEBUG("watchpoint from EICE unit 0");
284 target->debug_reason = DBG_REASON_WATCHPOINT;
287 DEBUG("watchpoint from EICE unit 1");
288 target->debug_reason = DBG_REASON_WATCHPOINT;
291 DEBUG("external watchpoint");
292 target->debug_reason = DBG_REASON_WATCHPOINT;
295 DEBUG("internal debug request");
296 target->debug_reason = DBG_REASON_DBGRQ;
299 DEBUG("external debug request");
300 target->debug_reason = DBG_REASON_DBGRQ;
303 ERROR("BUG: debug re-entry from system speed access shouldn't be handled here");
306 ERROR("BUG: unknown debug reason: 0x%x", debug_reason);
307 target->debug_reason = DBG_REASON_DBGRQ;
313 u32 arm926ejs_get_ttb(target_t *target)
318 if ((retval = arm926ejs_read_cp15(target, ARM926EJS_CP15_ADDR(0, 0, 2, 0), &ttb)) != ERROR_OK)
324 void arm926ejs_disable_mmu_caches(target_t *target, int mmu, int d_u_cache, int i_cache)
328 /* read cp15 control register */
329 arm926ejs_read_cp15(target, ARM926EJS_CP15_ADDR(0, 0, 1, 0), &cp15_control);
330 jtag_execute_queue();
335 arm926ejs_write_cp15(target, ARM926EJS_CP15_ADDR(0, 0, 8, 7), 0x0);
337 cp15_control &= ~0x1U;
343 /* read-modify-write CP15 debug override register
344 * to enable "test and clean all" */
345 arm926ejs_read_cp15(target, ARM926EJS_CP15_ADDR(0, 0, 15, 0), &debug_override);
346 debug_override |= 0x80000;
347 arm926ejs_write_cp15(target, ARM926EJS_CP15_ADDR(0, 0, 15, 0), debug_override);
349 /* clean and invalidate DCache */
350 arm926ejs_write_cp15(target, ARM926EJS_CP15_ADDR(0, 0, 7, 5), 0x0);
352 /* write CP15 debug override register
353 * to disable "test and clean all" */
354 debug_override &= ~0x80000;
355 arm926ejs_write_cp15(target, ARM926EJS_CP15_ADDR(0, 0, 15, 0), debug_override);
357 cp15_control &= ~0x4U;
362 /* invalidate ICache */
363 arm926ejs_write_cp15(target, ARM926EJS_CP15_ADDR(0, 0, 7, 5), 0x0);
365 cp15_control &= ~0x1000U;
368 arm926ejs_write_cp15(target, ARM926EJS_CP15_ADDR(0, 0, 1, 0), cp15_control);
371 void arm926ejs_enable_mmu_caches(target_t *target, int mmu, int d_u_cache, int i_cache)
375 /* read cp15 control register */
376 arm926ejs_read_cp15(target, ARM926EJS_CP15_ADDR(0, 0, 1, 0), &cp15_control);
377 jtag_execute_queue();
380 cp15_control |= 0x1U;
383 cp15_control |= 0x4U;
386 cp15_control |= 0x1000U;
388 arm926ejs_write_cp15(target, ARM926EJS_CP15_ADDR(0, 0, 1, 0), cp15_control);
391 void arm926ejs_post_debug_entry(target_t *target)
393 armv4_5_common_t *armv4_5 = target->arch_info;
394 arm7_9_common_t *arm7_9 = armv4_5->arch_info;
395 arm9tdmi_common_t *arm9tdmi = arm7_9->arch_info;
396 arm926ejs_common_t *arm926ejs = arm9tdmi->arch_info;
398 /* examine cp15 control reg */
399 arm926ejs_read_cp15(target, ARM926EJS_CP15_ADDR(0, 0, 1, 0), &arm926ejs->cp15_control_reg);
400 jtag_execute_queue();
401 DEBUG("cp15_control_reg: %8.8x", arm926ejs->cp15_control_reg);
403 if (arm926ejs->armv4_5_mmu.armv4_5_cache.ctype == -1)
406 /* identify caches */
407 arm926ejs_read_cp15(target, ARM926EJS_CP15_ADDR(0, 1, 0, 0), &cache_type_reg);
408 jtag_execute_queue();
409 armv4_5_identify_cache(cache_type_reg, &arm926ejs->armv4_5_mmu.armv4_5_cache);
412 arm926ejs->armv4_5_mmu.mmu_enabled = (arm926ejs->cp15_control_reg & 0x1U) ? 1 : 0;
413 arm926ejs->armv4_5_mmu.armv4_5_cache.d_u_cache_enabled = (arm926ejs->cp15_control_reg & 0x4U) ? 1 : 0;
414 arm926ejs->armv4_5_mmu.armv4_5_cache.i_cache_enabled = (arm926ejs->cp15_control_reg & 0x1000U) ? 1 : 0;
416 /* save i/d fault status and address register */
417 arm926ejs_read_cp15(target, ARM926EJS_CP15_ADDR(0, 0, 5, 0), &arm926ejs->d_fsr);
418 arm926ejs_read_cp15(target, ARM926EJS_CP15_ADDR(0, 1, 5, 0), &arm926ejs->i_fsr);
419 arm926ejs_read_cp15(target, ARM926EJS_CP15_ADDR(0, 0, 6, 0), &arm926ejs->d_far);
421 DEBUG("D FSR: 0x%8.8x, D FAR: 0x%8.8x, I FSR: 0x%8.8x",
422 arm926ejs->d_fsr, arm926ejs->d_far, arm926ejs->i_fsr);
427 /* read-modify-write CP15 cache debug control register
428 * to disable I/D-cache linefills and force WT */
429 arm926ejs_read_cp15(target, ARM926EJS_CP15_ADDR(7, 0, 15, 0), &cache_dbg_ctrl);
430 cache_dbg_ctrl |= 0x7;
431 arm926ejs_write_cp15(target, ARM926EJS_CP15_ADDR(7, 0, 15, 0), cache_dbg_ctrl);
435 void arm926ejs_pre_restore_context(target_t *target)
437 armv4_5_common_t *armv4_5 = target->arch_info;
438 arm7_9_common_t *arm7_9 = armv4_5->arch_info;
439 arm9tdmi_common_t *arm9tdmi = arm7_9->arch_info;
440 arm926ejs_common_t *arm926ejs = arm9tdmi->arch_info;
442 /* restore i/d fault status and address register */
443 arm926ejs_write_cp15(target, ARM926EJS_CP15_ADDR(0, 0, 5, 0), arm926ejs->d_fsr);
444 arm926ejs_write_cp15(target, ARM926EJS_CP15_ADDR(0, 1, 5, 0), arm926ejs->i_fsr);
445 arm926ejs_write_cp15(target, ARM926EJS_CP15_ADDR(0, 0, 6, 0), arm926ejs->d_far);
449 /* read-modify-write CP15 cache debug control register
450 * to reenable I/D-cache linefills and disable WT */
451 arm926ejs_read_cp15(target, ARM926EJS_CP15_ADDR(7, 0, 15, 0), &cache_dbg_ctrl);
452 cache_dbg_ctrl |= 0x7;
453 arm926ejs_write_cp15(target, ARM926EJS_CP15_ADDR(7, 0, 15, 0), cache_dbg_ctrl);
456 int arm926ejs_get_arch_pointers(target_t *target, armv4_5_common_t **armv4_5_p, arm7_9_common_t **arm7_9_p, arm9tdmi_common_t **arm9tdmi_p, arm926ejs_common_t **arm926ejs_p)
458 armv4_5_common_t *armv4_5 = target->arch_info;
459 arm7_9_common_t *arm7_9;
460 arm9tdmi_common_t *arm9tdmi;
461 arm926ejs_common_t *arm926ejs;
463 if (armv4_5->common_magic != ARMV4_5_COMMON_MAGIC)
468 arm7_9 = armv4_5->arch_info;
469 if (arm7_9->common_magic != ARM7_9_COMMON_MAGIC)
474 arm9tdmi = arm7_9->arch_info;
475 if (arm9tdmi->common_magic != ARM9TDMI_COMMON_MAGIC)
480 arm926ejs = arm9tdmi->arch_info;
481 if (arm926ejs->common_magic != ARM926EJS_COMMON_MAGIC)
486 *armv4_5_p = armv4_5;
488 *arm9tdmi_p = arm9tdmi;
489 *arm926ejs_p = arm926ejs;
494 int arm926ejs_arch_state(struct target_s *target, char *buf, int buf_size)
496 armv4_5_common_t *armv4_5 = target->arch_info;
497 arm7_9_common_t *arm7_9 = armv4_5->arch_info;
498 arm9tdmi_common_t *arm9tdmi = arm7_9->arch_info;
499 arm926ejs_common_t *arm926ejs = arm9tdmi->arch_info;
503 "disabled", "enabled"
506 if (armv4_5->common_magic != ARMV4_5_COMMON_MAGIC)
508 ERROR("BUG: called for a non-ARMv4/5 target");
512 snprintf(buf, buf_size,
513 "target halted in %s state due to %s, current mode: %s\n"
514 "cpsr: 0x%8.8x pc: 0x%8.8x\n"
515 "MMU: %s, D-Cache: %s, I-Cache: %s",
516 armv4_5_state_strings[armv4_5->core_state],
517 target_debug_reason_strings[target->debug_reason],
518 armv4_5_mode_strings[armv4_5_mode_to_number(armv4_5->core_mode)],
519 buf_get_u32(armv4_5->core_cache->reg_list[ARMV4_5_CPSR].value, 0, 32),
520 buf_get_u32(armv4_5->core_cache->reg_list[15].value, 0, 32),
521 state[arm926ejs->armv4_5_mmu.mmu_enabled],
522 state[arm926ejs->armv4_5_mmu.armv4_5_cache.d_u_cache_enabled],
523 state[arm926ejs->armv4_5_mmu.armv4_5_cache.i_cache_enabled]);
528 int arm926ejs_soft_reset_halt(struct target_s *target)
530 armv4_5_common_t *armv4_5 = target->arch_info;
531 arm7_9_common_t *arm7_9 = armv4_5->arch_info;
532 arm9tdmi_common_t *arm9tdmi = arm7_9->arch_info;
533 arm926ejs_common_t *arm926ejs = arm9tdmi->arch_info;
534 reg_t *dbg_stat = &arm7_9->eice_cache->reg_list[EICE_DBG_STAT];
536 if (target->state == TARGET_RUNNING)
538 target->type->halt(target);
541 while (buf_get_u32(dbg_stat->value, EICE_DBG_CONTROL_DBGACK, 1) == 0)
543 embeddedice_read_reg(dbg_stat);
544 jtag_execute_queue();
547 target->state = TARGET_HALTED;
549 /* SVC, ARM state, IRQ and FIQ disabled */
550 buf_set_u32(armv4_5->core_cache->reg_list[ARMV4_5_CPSR].value, 0, 8, 0xd3);
551 armv4_5->core_cache->reg_list[ARMV4_5_CPSR].dirty = 1;
552 armv4_5->core_cache->reg_list[ARMV4_5_CPSR].valid = 1;
554 /* start fetching from 0x0 */
555 buf_set_u32(armv4_5->core_cache->reg_list[15].value, 0, 32, 0x0);
556 armv4_5->core_cache->reg_list[15].dirty = 1;
557 armv4_5->core_cache->reg_list[15].valid = 1;
559 armv4_5->core_mode = ARMV4_5_MODE_SVC;
560 armv4_5->core_state = ARMV4_5_STATE_ARM;
562 arm926ejs_disable_mmu_caches(target, 1, 1, 1);
563 arm926ejs->armv4_5_mmu.mmu_enabled = 0;
564 arm926ejs->armv4_5_mmu.armv4_5_cache.d_u_cache_enabled = 0;
565 arm926ejs->armv4_5_mmu.armv4_5_cache.i_cache_enabled = 0;
567 target_call_event_callbacks(target, TARGET_EVENT_HALTED);
572 int arm926ejs_write_memory(struct target_s *target, u32 address, u32 size, u32 count, u8 *buffer)
575 armv4_5_common_t *armv4_5 = target->arch_info;
576 arm7_9_common_t *arm7_9 = armv4_5->arch_info;
577 arm9tdmi_common_t *arm9tdmi = arm7_9->arch_info;
578 arm926ejs_common_t *arm926ejs = arm9tdmi->arch_info;
580 if ((retval = arm7_9_write_memory(target, address, size, count, buffer)) != ERROR_OK)
583 /* If ICache is enabled, we have to invalidate affected ICache lines
584 * the DCache is forced to write-through, so we don't have to clean it here
586 if (arm926ejs->armv4_5_mmu.armv4_5_cache.i_cache_enabled)
590 /* invalidate ICache single entry with MVA */
591 arm926ejs_write_cp15(target, ARM926EJS_CP15_ADDR(0, 1, 7, 5), address);
595 /* invalidate ICache */
596 arm926ejs_write_cp15(target, ARM926EJS_CP15_ADDR(0, 0, 7, 5), address);
603 int arm926ejs_init_target(struct command_context_s *cmd_ctx, struct target_s *target)
605 arm9tdmi_init_target(cmd_ctx, target);
617 int arm926ejs_init_arch_info(target_t *target, arm926ejs_common_t *arm926ejs, int chain_pos, char *variant)
619 arm9tdmi_common_t *arm9tdmi = &arm926ejs->arm9tdmi_common;
620 arm7_9_common_t *arm7_9 = &arm9tdmi->arm7_9_common;
622 /* initialize arm9tdmi specific info (including arm7_9 and armv4_5)
624 arm9tdmi_init_arch_info(target, arm9tdmi, chain_pos, variant);
626 arm9tdmi->arch_info = arm926ejs;
627 arm926ejs->common_magic = ARM926EJS_COMMON_MAGIC;
629 arm7_9->post_debug_entry = arm926ejs_post_debug_entry;
630 arm7_9->pre_restore_context = arm926ejs_pre_restore_context;
632 arm926ejs->armv4_5_mmu.armv4_5_cache.ctype = -1;
633 arm926ejs->armv4_5_mmu.get_ttb = arm926ejs_get_ttb;
634 arm926ejs->armv4_5_mmu.read_memory = arm7_9_read_memory;
635 arm926ejs->armv4_5_mmu.write_memory = arm7_9_write_memory;
636 arm926ejs->armv4_5_mmu.disable_mmu_caches = arm926ejs_disable_mmu_caches;
637 arm926ejs->armv4_5_mmu.enable_mmu_caches = arm926ejs_enable_mmu_caches;
638 arm926ejs->armv4_5_mmu.has_tiny_pages = 1;
639 arm926ejs->armv4_5_mmu.mmu_enabled = 0;
641 arm7_9->examine_debug_reason = arm926ejs_examine_debug_reason;
646 int arm926ejs_target_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc, struct target_s *target)
649 char *variant = NULL;
650 arm926ejs_common_t *arm926ejs = malloc(sizeof(arm926ejs_common_t));
654 ERROR("'target arm926ejs' requires at least one additional argument");
658 chain_pos = strtoul(args[3], NULL, 0);
663 DEBUG("chain_pos: %i, variant: %s", chain_pos, variant);
665 arm926ejs_init_arch_info(target, arm926ejs, chain_pos, variant);
670 int arm926ejs_register_commands(struct command_context_s *cmd_ctx)
673 command_t *arm926ejs_cmd;
676 retval = arm9tdmi_register_commands(cmd_ctx);
678 arm926ejs_cmd = register_command(cmd_ctx, NULL, "arm926ejs", NULL, COMMAND_ANY, "arm926ejs specific commands");
680 register_command(cmd_ctx, arm926ejs_cmd, "cp15", arm926ejs_handle_cp15_command, COMMAND_EXEC, "display/modify cp15 register <opcode_1> <opcode_2> <CRn> <CRm> [value]");
682 register_command(cmd_ctx, arm926ejs_cmd, "cache_info", arm926ejs_handle_cache_info_command, COMMAND_EXEC, "display information about target caches");
683 register_command(cmd_ctx, arm926ejs_cmd, "virt2phys", arm926ejs_handle_virt2phys_command, COMMAND_EXEC, "translate va to pa <va>");
685 register_command(cmd_ctx, arm926ejs_cmd, "mdw_phys", arm926ejs_handle_md_phys_command, COMMAND_EXEC, "display memory words <physical addr> [count]");
686 register_command(cmd_ctx, arm926ejs_cmd, "mdh_phys", arm926ejs_handle_md_phys_command, COMMAND_EXEC, "display memory half-words <physical addr> [count]");
687 register_command(cmd_ctx, arm926ejs_cmd, "mdb_phys", arm926ejs_handle_md_phys_command, COMMAND_EXEC, "display memory bytes <physical addr> [count]");
689 register_command(cmd_ctx, arm926ejs_cmd, "mww_phys", arm926ejs_handle_mw_phys_command, COMMAND_EXEC, "write memory word <physical addr> <value>");
690 register_command(cmd_ctx, arm926ejs_cmd, "mwh_phys", arm926ejs_handle_mw_phys_command, COMMAND_EXEC, "write memory half-word <physical addr> <value>");
691 register_command(cmd_ctx, arm926ejs_cmd, "mwb_phys", arm926ejs_handle_mw_phys_command, COMMAND_EXEC, "write memory byte <physical addr> <value>");
696 int arm926ejs_handle_cp15_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc)
699 target_t *target = get_current_target(cmd_ctx);
700 armv4_5_common_t *armv4_5;
701 arm7_9_common_t *arm7_9;
702 arm9tdmi_common_t *arm9tdmi;
703 arm926ejs_common_t *arm926ejs;
709 if ((argc < 4) || (argc > 5))
711 command_print(cmd_ctx, "usage: arm926ejs cp15 <opcode_1> <opcode_2> <CRn> <CRm> [value]");
715 opcode_1 = strtoul(args[0], NULL, 0);
716 opcode_2 = strtoul(args[1], NULL, 0);
717 CRn = strtoul(args[2], NULL, 0);
718 CRm = strtoul(args[3], NULL, 0);
720 if (arm926ejs_get_arch_pointers(target, &armv4_5, &arm7_9, &arm9tdmi, &arm926ejs) != ERROR_OK)
722 command_print(cmd_ctx, "current target isn't an ARM926EJ-S target");
726 if (target->state != TARGET_HALTED)
728 command_print(cmd_ctx, "target must be stopped for \"%s\" command", cmd);
735 if ((retval = arm926ejs_read_cp15(target, ARM926EJS_CP15_ADDR(opcode_1, opcode_2, CRn, CRm), &value)) != ERROR_OK)
737 command_print(cmd_ctx, "couldn't access register");
740 jtag_execute_queue();
742 command_print(cmd_ctx, "%i %i %i %i: %8.8x", opcode_1, opcode_2, CRn, CRm, value);
746 u32 value = strtoul(args[4], NULL, 0);
747 if ((retval = arm926ejs_write_cp15(target, ARM926EJS_CP15_ADDR(opcode_1, opcode_2, CRn, CRm), value)) != ERROR_OK)
749 command_print(cmd_ctx, "couldn't access register");
752 command_print(cmd_ctx, "%i %i %i %i: %8.8x", opcode_1, opcode_2, CRn, CRm, value);
758 int arm926ejs_handle_cache_info_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc)
760 target_t *target = get_current_target(cmd_ctx);
761 armv4_5_common_t *armv4_5;
762 arm7_9_common_t *arm7_9;
763 arm9tdmi_common_t *arm9tdmi;
764 arm926ejs_common_t *arm926ejs;
766 if (arm926ejs_get_arch_pointers(target, &armv4_5, &arm7_9, &arm9tdmi, &arm926ejs) != ERROR_OK)
768 command_print(cmd_ctx, "current target isn't an ARM926EJ-S target");
772 return armv4_5_handle_cache_info_command(cmd_ctx, &arm926ejs->armv4_5_mmu.armv4_5_cache);
775 int arm926ejs_handle_virt2phys_command(command_context_t *cmd_ctx, char *cmd, char **args, int argc)
777 target_t *target = get_current_target(cmd_ctx);
778 armv4_5_common_t *armv4_5;
779 arm7_9_common_t *arm7_9;
780 arm9tdmi_common_t *arm9tdmi;
781 arm926ejs_common_t *arm926ejs;
782 arm_jtag_t *jtag_info;
784 if (arm926ejs_get_arch_pointers(target, &armv4_5, &arm7_9, &arm9tdmi, &arm926ejs) != ERROR_OK)
786 command_print(cmd_ctx, "current target isn't an ARM926EJ-S target");
790 jtag_info = &arm7_9->jtag_info;
792 if (target->state != TARGET_HALTED)
794 command_print(cmd_ctx, "target must be stopped for \"%s\" command", cmd);
798 return armv4_5_mmu_handle_virt2phys_command(cmd_ctx, cmd, args, argc, target, &arm926ejs->armv4_5_mmu);
801 int arm926ejs_handle_md_phys_command(command_context_t *cmd_ctx, char *cmd, char **args, int argc)
803 target_t *target = get_current_target(cmd_ctx);
804 armv4_5_common_t *armv4_5;
805 arm7_9_common_t *arm7_9;
806 arm9tdmi_common_t *arm9tdmi;
807 arm926ejs_common_t *arm926ejs;
808 arm_jtag_t *jtag_info;
810 if (arm926ejs_get_arch_pointers(target, &armv4_5, &arm7_9, &arm9tdmi, &arm926ejs) != ERROR_OK)
812 command_print(cmd_ctx, "current target isn't an ARM926EJ-S target");
816 jtag_info = &arm7_9->jtag_info;
818 if (target->state != TARGET_HALTED)
820 command_print(cmd_ctx, "target must be stopped for \"%s\" command", cmd);
824 return armv4_5_mmu_handle_md_phys_command(cmd_ctx, cmd, args, argc, target, &arm926ejs->armv4_5_mmu);
827 int arm926ejs_handle_mw_phys_command(command_context_t *cmd_ctx, char *cmd, char **args, int argc)
829 target_t *target = get_current_target(cmd_ctx);
830 armv4_5_common_t *armv4_5;
831 arm7_9_common_t *arm7_9;
832 arm9tdmi_common_t *arm9tdmi;
833 arm926ejs_common_t *arm926ejs;
834 arm_jtag_t *jtag_info;
836 if (arm926ejs_get_arch_pointers(target, &armv4_5, &arm7_9, &arm9tdmi, &arm926ejs) != ERROR_OK)
838 command_print(cmd_ctx, "current target isn't an ARM926EJ-S target");
842 jtag_info = &arm7_9->jtag_info;
844 if (target->state != TARGET_HALTED)
846 command_print(cmd_ctx, "target must be stopped for \"%s\" command", cmd);
850 return armv4_5_mmu_handle_mw_phys_command(cmd_ctx, cmd, args, argc, target, &arm926ejs->armv4_5_mmu);