Transform 'u8' to 'uint8_t' in src/target
[fw/openocd] / src / target / arm920t.c
1 /***************************************************************************
2  *   Copyright (C) 2005 by Dominic Rath                                    *
3  *   Dominic.Rath@gmx.de                                                   *
4  *                                                                         *
5  *   This program is free software; you can redistribute it and/or modify  *
6  *   it under the terms of the GNU General Public License as published by  *
7  *   the Free Software Foundation; either version 2 of the License, or     *
8  *   (at your option) any later version.                                   *
9  *                                                                         *
10  *   This program is distributed in the hope that it will be useful,       *
11  *   but WITHOUT ANY WARRANTY; without even the implied warranty of        *
12  *   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the         *
13  *   GNU General Public License for more details.                          *
14  *                                                                         *
15  *   You should have received a copy of the GNU General Public License     *
16  *   along with this program; if not, write to the                         *
17  *   Free Software Foundation, Inc.,                                       *
18  *   59 Temple Place - Suite 330, Boston, MA  02111-1307, USA.             *
19  ***************************************************************************/
20 #ifdef HAVE_CONFIG_H
21 #include "config.h"
22 #endif
23
24 #include "arm920t.h"
25 #include "time_support.h"
26 #include "target_type.h"
27
28
29 #if 0
30 #define _DEBUG_INSTRUCTION_EXECUTION_
31 #endif
32
33 /* cli handling */
34 int arm920t_register_commands(struct command_context_s *cmd_ctx);
35
36 int arm920t_handle_cp15_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
37 int arm920t_handle_cp15i_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
38 int arm920t_handle_virt2phys_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
39 int arm920t_handle_cache_info_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
40 int arm920t_handle_md_phys_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
41 int arm920t_handle_mw_phys_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
42
43 int arm920t_handle_read_cache_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
44 int arm920t_handle_read_mmu_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
45
46 /* forward declarations */
47 int arm920t_target_create(struct target_s *target, Jim_Interp *interp);
48 int arm920t_init_target(struct command_context_s *cmd_ctx, struct target_s *target);
49 int arm920t_quit(void);
50 int arm920t_arch_state(struct target_s *target);
51 int arm920t_read_memory(struct target_s *target, u32 address, u32 size, u32 count, uint8_t *buffer);
52 int arm920t_write_memory(struct target_s *target, u32 address, u32 size, u32 count, uint8_t *buffer);
53 int arm920t_soft_reset_halt(struct target_s *target);
54
55 #define ARM920T_CP15_PHYS_ADDR(x, y, z) ((x << 5) | (y << 1) << (z))
56
57 target_type_t arm920t_target =
58 {
59         .name = "arm920t",
60
61         .poll = arm7_9_poll,
62         .arch_state = arm920t_arch_state,
63
64         .target_request_data = arm7_9_target_request_data,
65
66         .halt = arm7_9_halt,
67         .resume = arm7_9_resume,
68         .step = arm7_9_step,
69
70         .assert_reset = arm7_9_assert_reset,
71         .deassert_reset = arm7_9_deassert_reset,
72         .soft_reset_halt = arm920t_soft_reset_halt,
73
74         .get_gdb_reg_list = armv4_5_get_gdb_reg_list,
75
76         .read_memory = arm920t_read_memory,
77         .write_memory = arm920t_write_memory,
78         .bulk_write_memory = arm7_9_bulk_write_memory,
79         .checksum_memory = arm7_9_checksum_memory,
80         .blank_check_memory = arm7_9_blank_check_memory,
81
82         .run_algorithm = armv4_5_run_algorithm,
83
84         .add_breakpoint = arm7_9_add_breakpoint,
85         .remove_breakpoint = arm7_9_remove_breakpoint,
86         .add_watchpoint = arm7_9_add_watchpoint,
87         .remove_watchpoint = arm7_9_remove_watchpoint,
88
89         .register_commands = arm920t_register_commands,
90         .target_create = arm920t_target_create,
91         .init_target = arm920t_init_target,
92         .examine = arm9tdmi_examine,
93         .quit = arm920t_quit
94 };
95
96 int arm920t_read_cp15_physical(target_t *target, int reg_addr, u32 *value)
97 {
98         armv4_5_common_t *armv4_5 = target->arch_info;
99         arm7_9_common_t *arm7_9 = armv4_5->arch_info;
100         arm_jtag_t *jtag_info = &arm7_9->jtag_info;
101         scan_field_t fields[4];
102         uint8_t access_type_buf = 1;
103         uint8_t reg_addr_buf = reg_addr & 0x3f;
104         uint8_t nr_w_buf = 0;
105
106         jtag_set_end_state(TAP_IDLE);
107         arm_jtag_scann(jtag_info, 0xf);
108         arm_jtag_set_instr(jtag_info, jtag_info->intest_instr, NULL);
109
110         fields[0].tap = jtag_info->tap;
111         fields[0].num_bits = 1;
112         fields[0].out_value = &access_type_buf;
113         fields[0].in_value = NULL;
114
115         fields[1].tap = jtag_info->tap;
116         fields[1].num_bits = 32;
117         fields[1].out_value = NULL;
118         fields[1].in_value = NULL;
119
120         fields[2].tap = jtag_info->tap;
121         fields[2].num_bits = 6;
122         fields[2].out_value = &reg_addr_buf;
123         fields[2].in_value = NULL;
124
125         fields[3].tap = jtag_info->tap;
126         fields[3].num_bits = 1;
127         fields[3].out_value = &nr_w_buf;
128         fields[3].in_value = NULL;
129
130         jtag_add_dr_scan(4, fields, jtag_get_end_state());
131
132         fields[1].in_value = (uint8_t *)value;
133
134         jtag_add_dr_scan(4, fields, jtag_get_end_state());
135
136         jtag_add_callback(arm_le_to_h_u32, (uint8_t *)value);
137
138         #ifdef _DEBUG_INSTRUCTION_EXECUTION_
139         jtag_execute_queue();
140         LOG_DEBUG("addr: 0x%x value: %8.8x", reg_addr, *value);
141 #endif
142
143         return ERROR_OK;
144 }
145
146 int arm920t_write_cp15_physical(target_t *target, int reg_addr, u32 value)
147 {
148         armv4_5_common_t *armv4_5 = target->arch_info;
149         arm7_9_common_t *arm7_9 = armv4_5->arch_info;
150         arm_jtag_t *jtag_info = &arm7_9->jtag_info;
151         scan_field_t fields[4];
152         uint8_t access_type_buf = 1;
153         uint8_t reg_addr_buf = reg_addr & 0x3f;
154         uint8_t nr_w_buf = 1;
155         uint8_t value_buf[4];
156
157         buf_set_u32(value_buf, 0, 32, value);
158
159         jtag_set_end_state(TAP_IDLE);
160         arm_jtag_scann(jtag_info, 0xf);
161         arm_jtag_set_instr(jtag_info, jtag_info->intest_instr, NULL);
162
163         fields[0].tap = jtag_info->tap;
164         fields[0].num_bits = 1;
165         fields[0].out_value = &access_type_buf;
166         fields[0].in_value = NULL;
167
168         fields[1].tap = jtag_info->tap;
169         fields[1].num_bits = 32;
170         fields[1].out_value = value_buf;
171         fields[1].in_value = NULL;
172
173         fields[2].tap = jtag_info->tap;
174         fields[2].num_bits = 6;
175         fields[2].out_value = &reg_addr_buf;
176         fields[2].in_value = NULL;
177
178         fields[3].tap = jtag_info->tap;
179         fields[3].num_bits = 1;
180         fields[3].out_value = &nr_w_buf;
181         fields[3].in_value = NULL;
182
183         jtag_add_dr_scan(4, fields, jtag_get_end_state());
184
185 #ifdef _DEBUG_INSTRUCTION_EXECUTION_
186         LOG_DEBUG("addr: 0x%x value: %8.8x", reg_addr, value);
187 #endif
188
189         return ERROR_OK;
190 }
191
192 int arm920t_execute_cp15(target_t *target, u32 cp15_opcode, u32 arm_opcode)
193 {
194         int retval;
195         armv4_5_common_t *armv4_5 = target->arch_info;
196         arm7_9_common_t *arm7_9 = armv4_5->arch_info;
197         arm_jtag_t *jtag_info = &arm7_9->jtag_info;
198         scan_field_t fields[4];
199         uint8_t access_type_buf = 0;            /* interpreted access */
200         uint8_t reg_addr_buf = 0x0;
201         uint8_t nr_w_buf = 0;
202         uint8_t cp15_opcode_buf[4];
203
204         jtag_set_end_state(TAP_IDLE);
205         arm_jtag_scann(jtag_info, 0xf);
206         arm_jtag_set_instr(jtag_info, jtag_info->intest_instr, NULL);
207
208         buf_set_u32(cp15_opcode_buf, 0, 32, cp15_opcode);
209
210         fields[0].tap = jtag_info->tap;
211         fields[0].num_bits = 1;
212         fields[0].out_value = &access_type_buf;
213         fields[0].in_value = NULL;
214
215         fields[1].tap = jtag_info->tap;
216         fields[1].num_bits = 32;
217         fields[1].out_value = cp15_opcode_buf;
218         fields[1].in_value = NULL;
219
220         fields[2].tap = jtag_info->tap;
221         fields[2].num_bits = 6;
222         fields[2].out_value = &reg_addr_buf;
223         fields[2].in_value = NULL;
224
225         fields[3].tap = jtag_info->tap;
226         fields[3].num_bits = 1;
227         fields[3].out_value = &nr_w_buf;
228         fields[3].in_value = NULL;
229
230         jtag_add_dr_scan(4, fields, jtag_get_end_state());
231
232         arm9tdmi_clock_out(jtag_info, arm_opcode, 0, NULL, 0);
233         arm9tdmi_clock_out(jtag_info, ARMV4_5_NOP, 0, NULL, 1);
234         retval = arm7_9_execute_sys_speed(target);
235         if (retval != ERROR_OK)
236                 return retval;
237
238         if ((retval = jtag_execute_queue()) != ERROR_OK)
239         {
240                 LOG_ERROR("failed executing JTAG queue, exiting");
241                 return retval;
242         }
243
244         return ERROR_OK;
245 }
246
247 int arm920t_read_cp15_interpreted(target_t *target, u32 cp15_opcode, u32 address, u32 *value)
248 {
249         armv4_5_common_t *armv4_5 = target->arch_info;
250         u32* regs_p[1];
251         u32 regs[2];
252         u32 cp15c15 = 0x0;
253
254         /* load address into R1 */
255         regs[1] = address;
256         arm9tdmi_write_core_regs(target, 0x2, regs);
257
258         /* read-modify-write CP15 test state register
259         * to enable interpreted access mode */
260         arm920t_read_cp15_physical(target, 0x1e, &cp15c15);
261         jtag_execute_queue();
262         cp15c15 |= 1;   /* set interpret mode */
263         arm920t_write_cp15_physical(target, 0x1e, cp15c15);
264
265         /* execute CP15 instruction and ARM load (reading from coprocessor) */
266         arm920t_execute_cp15(target, cp15_opcode, ARMV4_5_LDR(0, 1));
267
268         /* disable interpreted access mode */
269         cp15c15 &= ~1U; /* clear interpret mode */
270         arm920t_write_cp15_physical(target, 0x1e, cp15c15);
271
272         /* retrieve value from R0 */
273         regs_p[0] = value;
274         arm9tdmi_read_core_regs(target, 0x1, regs_p);
275         jtag_execute_queue();
276
277 #ifdef _DEBUG_INSTRUCTION_EXECUTION_
278         LOG_DEBUG("cp15_opcode: %8.8x, address: %8.8x, value: %8.8x", cp15_opcode, address, *value);
279 #endif
280
281         if (armv4_5_mode_to_number(armv4_5->core_mode)==-1)
282                 return ERROR_FAIL;
283
284         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 0).dirty = 1;
285         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 1).dirty = 1;
286
287         return ERROR_OK;
288 }
289
290 int arm920t_write_cp15_interpreted(target_t *target, u32 cp15_opcode, u32 value, u32 address)
291 {
292         u32 cp15c15 = 0x0;
293         armv4_5_common_t *armv4_5 = target->arch_info;
294         u32 regs[2];
295
296         /* load value, address into R0, R1 */
297         regs[0] = value;
298         regs[1] = address;
299         arm9tdmi_write_core_regs(target, 0x3, regs);
300
301         /* read-modify-write CP15 test state register
302         * to enable interpreted access mode */
303         arm920t_read_cp15_physical(target, 0x1e, &cp15c15);
304         jtag_execute_queue();
305         cp15c15 |= 1;   /* set interpret mode */
306         arm920t_write_cp15_physical(target, 0x1e, cp15c15);
307
308         /* execute CP15 instruction and ARM store (writing to coprocessor) */
309         arm920t_execute_cp15(target, cp15_opcode, ARMV4_5_STR(0, 1));
310
311         /* disable interpreted access mode */
312         cp15c15 &= ~1U; /* set interpret mode */
313         arm920t_write_cp15_physical(target, 0x1e, cp15c15);
314
315 #ifdef _DEBUG_INSTRUCTION_EXECUTION_
316         LOG_DEBUG("cp15_opcode: %8.8x, value: %8.8x, address: %8.8x", cp15_opcode, value, address);
317 #endif
318
319         if (armv4_5_mode_to_number(armv4_5->core_mode)==-1)
320                 return ERROR_FAIL;
321
322         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 0).dirty = 1;
323         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 1).dirty = 1;
324
325         return ERROR_OK;
326 }
327
328 u32 arm920t_get_ttb(target_t *target)
329 {
330         int retval;
331         u32 ttb = 0x0;
332
333         if ((retval = arm920t_read_cp15_interpreted(target, 0xeebf0f51, 0x0, &ttb)) != ERROR_OK)
334                 return retval;
335
336         return ttb;
337 }
338
339 void arm920t_disable_mmu_caches(target_t *target, int mmu, int d_u_cache, int i_cache)
340 {
341         u32 cp15_control;
342
343         /* read cp15 control register */
344         arm920t_read_cp15_physical(target, 0x2, &cp15_control);
345         jtag_execute_queue();
346
347         if (mmu)
348                 cp15_control &= ~0x1U;
349
350         if (d_u_cache)
351                 cp15_control &= ~0x4U;
352
353         if (i_cache)
354                 cp15_control &= ~0x1000U;
355
356         arm920t_write_cp15_physical(target, 0x2, cp15_control);
357 }
358
359 void arm920t_enable_mmu_caches(target_t *target, int mmu, int d_u_cache, int i_cache)
360 {
361         u32 cp15_control;
362
363         /* read cp15 control register */
364         arm920t_read_cp15_physical(target, 0x2, &cp15_control);
365         jtag_execute_queue();
366
367         if (mmu)
368                 cp15_control |= 0x1U;
369
370         if (d_u_cache)
371                 cp15_control |= 0x4U;
372
373         if (i_cache)
374                 cp15_control |= 0x1000U;
375
376         arm920t_write_cp15_physical(target, 0x2, cp15_control);
377 }
378
379 void arm920t_post_debug_entry(target_t *target)
380 {
381         u32 cp15c15;
382         armv4_5_common_t *armv4_5 = target->arch_info;
383         arm7_9_common_t *arm7_9 = armv4_5->arch_info;
384         arm9tdmi_common_t *arm9tdmi = arm7_9->arch_info;
385         arm920t_common_t *arm920t = arm9tdmi->arch_info;
386
387         /* examine cp15 control reg */
388         arm920t_read_cp15_physical(target, 0x2, &arm920t->cp15_control_reg);
389         jtag_execute_queue();
390         LOG_DEBUG("cp15_control_reg: %8.8x", arm920t->cp15_control_reg);
391
392         if (arm920t->armv4_5_mmu.armv4_5_cache.ctype == -1)
393         {
394                 u32 cache_type_reg;
395                 /* identify caches */
396                 arm920t_read_cp15_physical(target, 0x1, &cache_type_reg);
397                 jtag_execute_queue();
398                 armv4_5_identify_cache(cache_type_reg, &arm920t->armv4_5_mmu.armv4_5_cache);
399         }
400
401         arm920t->armv4_5_mmu.mmu_enabled = (arm920t->cp15_control_reg & 0x1U) ? 1 : 0;
402         arm920t->armv4_5_mmu.armv4_5_cache.d_u_cache_enabled = (arm920t->cp15_control_reg & 0x4U) ? 1 : 0;
403         arm920t->armv4_5_mmu.armv4_5_cache.i_cache_enabled = (arm920t->cp15_control_reg & 0x1000U) ? 1 : 0;
404
405         /* save i/d fault status and address register */
406         arm920t_read_cp15_interpreted(target, 0xee150f10, 0x0, &arm920t->d_fsr);
407         arm920t_read_cp15_interpreted(target, 0xee150f30, 0x0, &arm920t->i_fsr);
408         arm920t_read_cp15_interpreted(target, 0xee160f10, 0x0, &arm920t->d_far);
409         arm920t_read_cp15_interpreted(target, 0xee160f30, 0x0, &arm920t->i_far);
410
411         LOG_DEBUG("D FSR: 0x%8.8x, D FAR: 0x%8.8x, I FSR: 0x%8.8x, I FAR: 0x%8.8x",
412                 arm920t->d_fsr, arm920t->d_far, arm920t->i_fsr, arm920t->i_far);
413
414         if (arm920t->preserve_cache)
415         {
416                 /* read-modify-write CP15 test state register
417                  * to disable I/D-cache linefills */
418                 arm920t_read_cp15_physical(target, 0x1e, &cp15c15);
419                 jtag_execute_queue();
420                 cp15c15 |= 0x600;
421                 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
422         }
423 }
424
425 void arm920t_pre_restore_context(target_t *target)
426 {
427         u32 cp15c15;
428         armv4_5_common_t *armv4_5 = target->arch_info;
429         arm7_9_common_t *arm7_9 = armv4_5->arch_info;
430         arm9tdmi_common_t *arm9tdmi = arm7_9->arch_info;
431         arm920t_common_t *arm920t = arm9tdmi->arch_info;
432
433         /* restore i/d fault status and address register */
434         arm920t_write_cp15_interpreted(target, 0xee050f10, arm920t->d_fsr, 0x0);
435         arm920t_write_cp15_interpreted(target, 0xee050f30, arm920t->i_fsr, 0x0);
436         arm920t_write_cp15_interpreted(target, 0xee060f10, arm920t->d_far, 0x0);
437         arm920t_write_cp15_interpreted(target, 0xee060f30, arm920t->i_far, 0x0);
438
439         /* read-modify-write CP15 test state register
440         * to reenable I/D-cache linefills */
441         if (arm920t->preserve_cache)
442         {
443                 arm920t_read_cp15_physical(target, 0x1e, &cp15c15);
444                 jtag_execute_queue();
445                 cp15c15 &= ~0x600U;
446                 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
447         }
448 }
449
450 int arm920t_get_arch_pointers(target_t *target, armv4_5_common_t **armv4_5_p, arm7_9_common_t **arm7_9_p, arm9tdmi_common_t **arm9tdmi_p, arm920t_common_t **arm920t_p)
451 {
452         armv4_5_common_t *armv4_5 = target->arch_info;
453         arm7_9_common_t *arm7_9;
454         arm9tdmi_common_t *arm9tdmi;
455         arm920t_common_t *arm920t;
456
457         if (armv4_5->common_magic != ARMV4_5_COMMON_MAGIC)
458         {
459                 return -1;
460         }
461
462         arm7_9 = armv4_5->arch_info;
463         if (arm7_9->common_magic != ARM7_9_COMMON_MAGIC)
464         {
465                 return -1;
466         }
467
468         arm9tdmi = arm7_9->arch_info;
469         if (arm9tdmi->common_magic != ARM9TDMI_COMMON_MAGIC)
470         {
471                 return -1;
472         }
473
474         arm920t = arm9tdmi->arch_info;
475         if (arm920t->common_magic != ARM920T_COMMON_MAGIC)
476         {
477                 return -1;
478         }
479
480         *armv4_5_p = armv4_5;
481         *arm7_9_p = arm7_9;
482         *arm9tdmi_p = arm9tdmi;
483         *arm920t_p = arm920t;
484
485         return ERROR_OK;
486 }
487
488 int arm920t_arch_state(struct target_s *target)
489 {
490         armv4_5_common_t *armv4_5 = target->arch_info;
491         arm7_9_common_t *arm7_9 = armv4_5->arch_info;
492         arm9tdmi_common_t *arm9tdmi = arm7_9->arch_info;
493         arm920t_common_t *arm920t = arm9tdmi->arch_info;
494
495         char *state[] =
496         {
497                 "disabled", "enabled"
498         };
499
500         if (armv4_5->common_magic != ARMV4_5_COMMON_MAGIC)
501         {
502                 LOG_ERROR("BUG: called for a non-ARMv4/5 target");
503                 exit(-1);
504         }
505
506         LOG_USER(       "target halted in %s state due to %s, current mode: %s\n"
507                         "cpsr: 0x%8.8x pc: 0x%8.8x\n"
508                         "MMU: %s, D-Cache: %s, I-Cache: %s",
509                          armv4_5_state_strings[armv4_5->core_state],
510                          Jim_Nvp_value2name_simple(nvp_target_debug_reason, target->debug_reason)->name,
511                          armv4_5_mode_strings[armv4_5_mode_to_number(armv4_5->core_mode)],
512                          buf_get_u32(armv4_5->core_cache->reg_list[ARMV4_5_CPSR].value, 0, 32),
513                          buf_get_u32(armv4_5->core_cache->reg_list[15].value, 0, 32),
514                          state[arm920t->armv4_5_mmu.mmu_enabled],
515                          state[arm920t->armv4_5_mmu.armv4_5_cache.d_u_cache_enabled],
516                          state[arm920t->armv4_5_mmu.armv4_5_cache.i_cache_enabled]);
517
518         return ERROR_OK;
519 }
520
521 int arm920t_read_memory(struct target_s *target, u32 address, u32 size, u32 count, uint8_t *buffer)
522 {
523         int retval;
524
525         retval = arm7_9_read_memory(target, address, size, count, buffer);
526
527         return retval;
528 }
529
530 int arm920t_write_memory(struct target_s *target, u32 address, u32 size, u32 count, uint8_t *buffer)
531 {
532         int retval;
533         armv4_5_common_t *armv4_5 = target->arch_info;
534         arm7_9_common_t *arm7_9 = armv4_5->arch_info;
535         arm9tdmi_common_t *arm9tdmi = arm7_9->arch_info;
536         arm920t_common_t *arm920t = arm9tdmi->arch_info;
537
538         if ((retval = arm7_9_write_memory(target, address, size, count, buffer)) != ERROR_OK)
539                 return retval;
540
541         if (((size == 4) || (size == 2)) && (count == 1))
542         {
543                 if (arm920t->armv4_5_mmu.armv4_5_cache.d_u_cache_enabled)
544                 {
545                         LOG_DEBUG("D-Cache enabled, writing through to main memory");
546                         u32 pa, cb, ap;
547                         int type, domain;
548
549                         pa = armv4_5_mmu_translate_va(target, &arm920t->armv4_5_mmu, address, &type, &cb, &domain, &ap);
550                         if (type == -1)
551                                 return ERROR_OK;
552                         /* cacheable & bufferable means write-back region */
553                         if (cb == 3)
554                                 armv4_5_mmu_write_physical(target, &arm920t->armv4_5_mmu, pa, size, count, buffer);
555                 }
556
557                 if (arm920t->armv4_5_mmu.armv4_5_cache.i_cache_enabled)
558                 {
559                         LOG_DEBUG("I-Cache enabled, invalidating affected I-Cache line");
560                         arm920t_write_cp15_interpreted(target, 0xee070f35, 0x0, address);
561                 }
562         }
563
564         return retval;
565 }
566
567 int arm920t_soft_reset_halt(struct target_s *target)
568 {
569         int retval = ERROR_OK;
570         armv4_5_common_t *armv4_5 = target->arch_info;
571         arm7_9_common_t *arm7_9 = armv4_5->arch_info;
572         arm9tdmi_common_t *arm9tdmi = arm7_9->arch_info;
573         arm920t_common_t *arm920t = arm9tdmi->arch_info;
574         reg_t *dbg_stat = &arm7_9->eice_cache->reg_list[EICE_DBG_STAT];
575
576         if ((retval = target_halt(target)) != ERROR_OK)
577         {
578                 return retval;
579         }
580
581         long long then=timeval_ms();
582         int timeout;
583         while (!(timeout=((timeval_ms()-then)>1000)))
584         {
585                 if (buf_get_u32(dbg_stat->value, EICE_DBG_STATUS_DBGACK, 1) == 0)
586                 {
587                         embeddedice_read_reg(dbg_stat);
588                         if ((retval = jtag_execute_queue()) != ERROR_OK)
589                         {
590                                 return retval;
591                         }
592                 } else
593                 {
594                         break;
595                 }
596                 if (debug_level>=3)
597                 {
598                         /* do not eat all CPU, time out after 1 se*/
599                         alive_sleep(100);
600                 } else
601                 {
602                         keep_alive();
603                 }
604         }
605         if (timeout)
606         {
607                 LOG_ERROR("Failed to halt CPU after 1 sec");
608                 return ERROR_TARGET_TIMEOUT;
609         }
610
611         target->state = TARGET_HALTED;
612
613         /* SVC, ARM state, IRQ and FIQ disabled */
614         buf_set_u32(armv4_5->core_cache->reg_list[ARMV4_5_CPSR].value, 0, 8, 0xd3);
615         armv4_5->core_cache->reg_list[ARMV4_5_CPSR].dirty = 1;
616         armv4_5->core_cache->reg_list[ARMV4_5_CPSR].valid = 1;
617
618         /* start fetching from 0x0 */
619         buf_set_u32(armv4_5->core_cache->reg_list[15].value, 0, 32, 0x0);
620         armv4_5->core_cache->reg_list[15].dirty = 1;
621         armv4_5->core_cache->reg_list[15].valid = 1;
622
623         armv4_5->core_mode = ARMV4_5_MODE_SVC;
624         armv4_5->core_state = ARMV4_5_STATE_ARM;
625
626         arm920t_disable_mmu_caches(target, 1, 1, 1);
627         arm920t->armv4_5_mmu.mmu_enabled = 0;
628         arm920t->armv4_5_mmu.armv4_5_cache.d_u_cache_enabled = 0;
629         arm920t->armv4_5_mmu.armv4_5_cache.i_cache_enabled = 0;
630
631         if ((retval = target_call_event_callbacks(target, TARGET_EVENT_HALTED)) != ERROR_OK)
632         {
633                 return retval;
634         }
635
636         return ERROR_OK;
637 }
638
639 int arm920t_init_target(struct command_context_s *cmd_ctx, struct target_s *target)
640 {
641         arm9tdmi_init_target(cmd_ctx, target);
642
643         return ERROR_OK;
644 }
645
646 int arm920t_quit(void)
647 {
648         return ERROR_OK;
649 }
650
651 int arm920t_init_arch_info(target_t *target, arm920t_common_t *arm920t, jtag_tap_t *tap)
652 {
653         arm9tdmi_common_t *arm9tdmi = &arm920t->arm9tdmi_common;
654         arm7_9_common_t *arm7_9 = &arm9tdmi->arm7_9_common;
655
656         /* initialize arm9tdmi specific info (including arm7_9 and armv4_5)
657          */
658         arm9tdmi_init_arch_info(target, arm9tdmi, tap);
659
660         arm9tdmi->arch_info = arm920t;
661         arm920t->common_magic = ARM920T_COMMON_MAGIC;
662
663         arm7_9->post_debug_entry = arm920t_post_debug_entry;
664         arm7_9->pre_restore_context = arm920t_pre_restore_context;
665
666         arm920t->armv4_5_mmu.armv4_5_cache.ctype = -1;
667         arm920t->armv4_5_mmu.get_ttb = arm920t_get_ttb;
668         arm920t->armv4_5_mmu.read_memory = arm7_9_read_memory;
669         arm920t->armv4_5_mmu.write_memory = arm7_9_write_memory;
670         arm920t->armv4_5_mmu.disable_mmu_caches = arm920t_disable_mmu_caches;
671         arm920t->armv4_5_mmu.enable_mmu_caches = arm920t_enable_mmu_caches;
672         arm920t->armv4_5_mmu.has_tiny_pages = 1;
673         arm920t->armv4_5_mmu.mmu_enabled = 0;
674
675         /* disabling linefills leads to lockups, so keep them enabled for now
676          * this doesn't affect correctness, but might affect timing issues, if
677          * important data is evicted from the cache during the debug session
678          * */
679         arm920t->preserve_cache = 0;
680
681         /* override hw single-step capability from ARM9TDMI */
682         arm7_9->has_single_step = 1;
683
684         return ERROR_OK;
685 }
686
687 int arm920t_target_create(struct target_s *target, Jim_Interp *interp)
688 {
689         arm920t_common_t *arm920t = calloc(1,sizeof(arm920t_common_t));
690
691         arm920t_init_arch_info(target, arm920t, target->tap);
692
693         return ERROR_OK;
694 }
695
696 int arm920t_register_commands(struct command_context_s *cmd_ctx)
697 {
698         int retval;
699         command_t *arm920t_cmd;
700
701
702         retval = arm9tdmi_register_commands(cmd_ctx);
703
704         arm920t_cmd = register_command(cmd_ctx, NULL, "arm920t", NULL, COMMAND_ANY, "arm920t specific commands");
705
706         register_command(cmd_ctx, arm920t_cmd, "cp15", arm920t_handle_cp15_command, COMMAND_EXEC, "display/modify cp15 register <num> [value]");
707         register_command(cmd_ctx, arm920t_cmd, "cp15i", arm920t_handle_cp15i_command, COMMAND_EXEC, "display/modify cp15 (interpreted access) <opcode> [value] [address]");
708         register_command(cmd_ctx, arm920t_cmd, "cache_info", arm920t_handle_cache_info_command, COMMAND_EXEC, "display information about target caches");
709         register_command(cmd_ctx, arm920t_cmd, "virt2phys", arm920t_handle_virt2phys_command, COMMAND_EXEC, "translate va to pa <va>");
710
711         register_command(cmd_ctx, arm920t_cmd, "mdw_phys", arm920t_handle_md_phys_command, COMMAND_EXEC, "display memory words <physical addr> [count]");
712         register_command(cmd_ctx, arm920t_cmd, "mdh_phys", arm920t_handle_md_phys_command, COMMAND_EXEC, "display memory half-words <physical addr> [count]");
713         register_command(cmd_ctx, arm920t_cmd, "mdb_phys", arm920t_handle_md_phys_command, COMMAND_EXEC, "display memory bytes <physical addr> [count]");
714
715         register_command(cmd_ctx, arm920t_cmd, "mww_phys", arm920t_handle_mw_phys_command, COMMAND_EXEC, "write memory word <physical addr> <value>");
716         register_command(cmd_ctx, arm920t_cmd, "mwh_phys", arm920t_handle_mw_phys_command, COMMAND_EXEC, "write memory half-word <physical addr> <value>");
717         register_command(cmd_ctx, arm920t_cmd, "mwb_phys", arm920t_handle_mw_phys_command, COMMAND_EXEC, "write memory byte <physical addr> <value>");
718
719         register_command(cmd_ctx, arm920t_cmd, "read_cache", arm920t_handle_read_cache_command, COMMAND_EXEC, "display I/D cache content");
720         register_command(cmd_ctx, arm920t_cmd, "read_mmu", arm920t_handle_read_mmu_command, COMMAND_EXEC, "display I/D mmu content");
721
722         return retval;
723 }
724
725 int arm920t_handle_read_cache_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc)
726 {
727         int retval = ERROR_OK;
728         target_t *target = get_current_target(cmd_ctx);
729         armv4_5_common_t *armv4_5;
730         arm7_9_common_t *arm7_9;
731         arm9tdmi_common_t *arm9tdmi;
732         arm920t_common_t *arm920t;
733         arm_jtag_t *jtag_info;
734         u32 cp15c15;
735         u32 cp15_ctrl, cp15_ctrl_saved;
736         u32 regs[16];
737         u32 *regs_p[16];
738         u32 C15_C_D_Ind, C15_C_I_Ind;
739         int i;
740         FILE *output;
741         arm920t_cache_line_t d_cache[8][64], i_cache[8][64];
742         int segment, index;
743
744         if (argc != 1)
745         {
746                 command_print(cmd_ctx, "usage: arm920t read_cache <filename>");
747                 return ERROR_OK;
748         }
749
750         if ((output = fopen(args[0], "w")) == NULL)
751         {
752                 LOG_DEBUG("error opening cache content file");
753                 return ERROR_OK;
754         }
755
756         for (i = 0; i < 16; i++)
757                 regs_p[i] = &regs[i];
758
759         if (arm920t_get_arch_pointers(target, &armv4_5, &arm7_9, &arm9tdmi, &arm920t) != ERROR_OK)
760         {
761                 command_print(cmd_ctx, "current target isn't an ARM920t target");
762                 return ERROR_OK;
763         }
764
765         jtag_info = &arm7_9->jtag_info;
766
767         /* disable MMU and Caches */
768         arm920t_read_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0x1, 0), &cp15_ctrl);
769         if ((retval = jtag_execute_queue()) != ERROR_OK)
770         {
771                 return retval;
772         }
773         cp15_ctrl_saved = cp15_ctrl;
774         cp15_ctrl &= ~(ARMV4_5_MMU_ENABLED | ARMV4_5_D_U_CACHE_ENABLED | ARMV4_5_I_CACHE_ENABLED);
775         arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0x1, 0), cp15_ctrl);
776
777         /* read CP15 test state register */
778         arm920t_read_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), &cp15c15);
779         jtag_execute_queue();
780
781         /* read DCache content */
782         fprintf(output, "DCache:\n");
783
784         /* go through segments 0 to nsets (8 on ARM920T, 4 on ARM922T) */
785         for (segment = 0; segment < arm920t->armv4_5_mmu.armv4_5_cache.d_u_size.nsets; segment++)
786         {
787                 fprintf(output, "\nsegment: %i\n----------", segment);
788
789                 /* Ra: r0 = SBZ(31:8):segment(7:5):SBZ(4:0) */
790                 regs[0] = 0x0 | (segment << 5);
791                 arm9tdmi_write_core_regs(target, 0x1, regs);
792
793                 /* set interpret mode */
794                 cp15c15 |= 0x1;
795                 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
796
797                 /* D CAM Read, loads current victim into C15.C.D.Ind */
798                 arm920t_execute_cp15(target, ARMV4_5_MCR(15,2,0,15,6,2), ARMV4_5_LDR(1, 0));
799
800                 /* read current victim */
801                 arm920t_read_cp15_physical(target, 0x3d, &C15_C_D_Ind);
802
803                 /* clear interpret mode */
804                 cp15c15 &= ~0x1;
805                 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
806
807                 for (index = 0; index < 64; index++)
808                 {
809                         /* Ra: r0 = index(31:26):SBZ(25:8):segment(7:5):SBZ(4:0) */
810                         regs[0] = 0x0 | (segment << 5) | (index << 26);
811                         arm9tdmi_write_core_regs(target, 0x1, regs);
812
813                         /* set interpret mode */
814                         cp15c15 |= 0x1;
815                         arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
816
817                         /* Write DCache victim */
818                         arm920t_execute_cp15(target, ARMV4_5_MCR(15,0,0,9,1,0), ARMV4_5_LDR(1, 0));
819
820                         /* Read D RAM */
821                         arm920t_execute_cp15(target, ARMV4_5_MCR(15,2,0,15,10,2), ARMV4_5_LDMIA(0, 0x1fe, 0, 0));
822
823                         /* Read D CAM */
824                         arm920t_execute_cp15(target, ARMV4_5_MCR(15,2,0,15,6,2), ARMV4_5_LDR(9, 0));
825
826                         /* clear interpret mode */
827                         cp15c15 &= ~0x1;
828                         arm920t_write_cp15_physical(target, 0x1e, cp15c15);
829
830                         /* read D RAM and CAM content */
831                         arm9tdmi_read_core_regs(target, 0x3fe, regs_p);
832                         if ((retval = jtag_execute_queue()) != ERROR_OK)
833                         {
834                                 return retval;
835                         }
836
837                         d_cache[segment][index].cam = regs[9];
838
839                         /* mask LFSR[6] */
840                         regs[9] &= 0xfffffffe;
841                         fprintf(output, "\nsegment: %i, index: %i, CAM: 0x%8.8x, content (%s):\n", segment, index, regs[9], (regs[9] & 0x10) ? "valid" : "invalid");
842
843                         for (i = 1; i < 9; i++)
844                         {
845                                  d_cache[segment][index].data[i] = regs[i];
846                                  fprintf(output, "%i: 0x%8.8x\n", i-1, regs[i]);
847                         }
848
849                 }
850
851                 /* Ra: r0 = index(31:26):SBZ(25:8):segment(7:5):SBZ(4:0) */
852                 regs[0] = 0x0 | (segment << 5) | (C15_C_D_Ind << 26);
853                 arm9tdmi_write_core_regs(target, 0x1, regs);
854
855                 /* set interpret mode */
856                 cp15c15 |= 0x1;
857                 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
858
859                 /* Write DCache victim */
860                 arm920t_execute_cp15(target, ARMV4_5_MCR(15,0,0,9,1,0), ARMV4_5_LDR(1, 0));
861
862                 /* clear interpret mode */
863                 cp15c15 &= ~0x1;
864                 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
865         }
866
867         /* read ICache content */
868         fprintf(output, "ICache:\n");
869
870         /* go through segments 0 to nsets (8 on ARM920T, 4 on ARM922T) */
871         for (segment = 0; segment < arm920t->armv4_5_mmu.armv4_5_cache.d_u_size.nsets; segment++)
872         {
873                 fprintf(output, "segment: %i\n----------", segment);
874
875                 /* Ra: r0 = SBZ(31:8):segment(7:5):SBZ(4:0) */
876                 regs[0] = 0x0 | (segment << 5);
877                 arm9tdmi_write_core_regs(target, 0x1, regs);
878
879                 /* set interpret mode */
880                 cp15c15 |= 0x1;
881                 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
882
883                 /* I CAM Read, loads current victim into C15.C.I.Ind */
884                 arm920t_execute_cp15(target, ARMV4_5_MCR(15,2,0,15,5,2), ARMV4_5_LDR(1, 0));
885
886                 /* read current victim */
887                 arm920t_read_cp15_physical(target, 0x3b, &C15_C_I_Ind);
888
889                 /* clear interpret mode */
890                 cp15c15 &= ~0x1;
891                 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
892
893                 for (index = 0; index < 64; index++)
894                 {
895                         /* Ra: r0 = index(31:26):SBZ(25:8):segment(7:5):SBZ(4:0) */
896                         regs[0] = 0x0 | (segment << 5) | (index << 26);
897                         arm9tdmi_write_core_regs(target, 0x1, regs);
898
899                         /* set interpret mode */
900                         cp15c15 |= 0x1;
901                         arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
902
903                         /* Write ICache victim */
904                         arm920t_execute_cp15(target, ARMV4_5_MCR(15,0,0,9,1,1), ARMV4_5_LDR(1, 0));
905
906                         /* Read I RAM */
907                         arm920t_execute_cp15(target, ARMV4_5_MCR(15,2,0,15,9,2), ARMV4_5_LDMIA(0, 0x1fe, 0, 0));
908
909                         /* Read I CAM */
910                         arm920t_execute_cp15(target, ARMV4_5_MCR(15,2,0,15,5,2), ARMV4_5_LDR(9, 0));
911
912                         /* clear interpret mode */
913                         cp15c15 &= ~0x1;
914                         arm920t_write_cp15_physical(target, 0x1e, cp15c15);
915
916                         /* read I RAM and CAM content */
917                         arm9tdmi_read_core_regs(target, 0x3fe, regs_p);
918                         if ((retval = jtag_execute_queue()) != ERROR_OK)
919                         {
920                                 return retval;
921                         }
922
923                         i_cache[segment][index].cam = regs[9];
924
925                         /* mask LFSR[6] */
926                         regs[9] &= 0xfffffffe;
927                         fprintf(output, "\nsegment: %i, index: %i, CAM: 0x%8.8x, content (%s):\n", segment, index, regs[9], (regs[9] & 0x10) ? "valid" : "invalid");
928
929                         for (i = 1; i < 9; i++)
930                         {
931                                  i_cache[segment][index].data[i] = regs[i];
932                                  fprintf(output, "%i: 0x%8.8x\n", i-1, regs[i]);
933                         }
934                 }
935
936                 /* Ra: r0 = index(31:26):SBZ(25:8):segment(7:5):SBZ(4:0) */
937                 regs[0] = 0x0 | (segment << 5) | (C15_C_D_Ind << 26);
938                 arm9tdmi_write_core_regs(target, 0x1, regs);
939
940                 /* set interpret mode */
941                 cp15c15 |= 0x1;
942                 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
943
944                 /* Write ICache victim */
945                 arm920t_execute_cp15(target, ARMV4_5_MCR(15,0,0,9,1,1), ARMV4_5_LDR(1, 0));
946
947                 /* clear interpret mode */
948                 cp15c15 &= ~0x1;
949                 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
950         }
951
952         /* restore CP15 MMU and Cache settings */
953         arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0x1, 0), cp15_ctrl_saved);
954
955         command_print(cmd_ctx, "cache content successfully output to %s", args[0]);
956
957         fclose(output);
958
959         if (armv4_5_mode_to_number(armv4_5->core_mode)==-1)
960                 return ERROR_FAIL;
961
962         /* mark registers dirty. */
963         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 0).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 0).valid;
964         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 1).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 1).valid;
965         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 2).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 2).valid;
966         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 3).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 3).valid;
967         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 4).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 4).valid;
968         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 5).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 5).valid;
969         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 6).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 6).valid;
970         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 7).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 7).valid;
971         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 8).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 8).valid;
972         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 9).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 9).valid;
973
974         return ERROR_OK;
975 }
976
977 int arm920t_handle_read_mmu_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc)
978 {
979         int retval = ERROR_OK;
980         target_t *target = get_current_target(cmd_ctx);
981         armv4_5_common_t *armv4_5;
982         arm7_9_common_t *arm7_9;
983         arm9tdmi_common_t *arm9tdmi;
984         arm920t_common_t *arm920t;
985         arm_jtag_t *jtag_info;
986         u32 cp15c15;
987         u32 cp15_ctrl, cp15_ctrl_saved;
988         u32 regs[16];
989         u32 *regs_p[16];
990         int i;
991         FILE *output;
992         u32 Dlockdown, Ilockdown;
993         arm920t_tlb_entry_t d_tlb[64], i_tlb[64];
994         int victim;
995
996         if (argc != 1)
997         {
998                 command_print(cmd_ctx, "usage: arm920t read_mmu <filename>");
999                 return ERROR_OK;
1000         }
1001
1002         if ((output = fopen(args[0], "w")) == NULL)
1003         {
1004                 LOG_DEBUG("error opening mmu content file");
1005                 return ERROR_OK;
1006         }
1007
1008         for (i = 0; i < 16; i++)
1009                 regs_p[i] = &regs[i];
1010
1011         if (arm920t_get_arch_pointers(target, &armv4_5, &arm7_9, &arm9tdmi, &arm920t) != ERROR_OK)
1012         {
1013                 command_print(cmd_ctx, "current target isn't an ARM920t target");
1014                 return ERROR_OK;
1015         }
1016
1017         jtag_info = &arm7_9->jtag_info;
1018
1019         /* disable MMU and Caches */
1020         arm920t_read_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0x1, 0), &cp15_ctrl);
1021         if ((retval = jtag_execute_queue()) != ERROR_OK)
1022         {
1023                 return retval;
1024         }
1025         cp15_ctrl_saved = cp15_ctrl;
1026         cp15_ctrl &= ~(ARMV4_5_MMU_ENABLED | ARMV4_5_D_U_CACHE_ENABLED | ARMV4_5_I_CACHE_ENABLED);
1027         arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0x1, 0), cp15_ctrl);
1028
1029         /* read CP15 test state register */
1030         arm920t_read_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), &cp15c15);
1031         if ((retval = jtag_execute_queue()) != ERROR_OK)
1032         {
1033                 return retval;
1034         }
1035
1036         /* prepare reading D TLB content
1037          * */
1038
1039         /* set interpret mode */
1040         cp15c15 |= 0x1;
1041         arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
1042
1043         /* Read D TLB lockdown */
1044         arm920t_execute_cp15(target, ARMV4_5_MRC(15,0,0,10,0,0), ARMV4_5_LDR(1, 0));
1045
1046         /* clear interpret mode */
1047         cp15c15 &= ~0x1;
1048         arm920t_write_cp15_physical(target, 0x1e, cp15c15);
1049
1050         /* read D TLB lockdown stored to r1 */
1051         arm9tdmi_read_core_regs(target, 0x2, regs_p);
1052         if ((retval = jtag_execute_queue()) != ERROR_OK)
1053         {
1054                 return retval;
1055         }
1056         Dlockdown = regs[1];
1057
1058         for (victim = 0; victim < 64; victim += 8)
1059         {
1060                 /* new lockdown value: base[31:26]:victim[25:20]:SBZ[19:1]:p[0]
1061                  * base remains unchanged, victim goes through entries 0 to 63 */
1062                 regs[1] = (Dlockdown & 0xfc000000) | (victim << 20);
1063                 arm9tdmi_write_core_regs(target, 0x2, regs);
1064
1065                 /* set interpret mode */
1066                 cp15c15 |= 0x1;
1067                 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
1068
1069                 /* Write D TLB lockdown */
1070                 arm920t_execute_cp15(target, ARMV4_5_MCR(15,0,0,10,0,0), ARMV4_5_STR(1, 0));
1071
1072                 /* Read D TLB CAM */
1073                 arm920t_execute_cp15(target, ARMV4_5_MCR(15,4,0,15,6,4), ARMV4_5_LDMIA(0, 0x3fc, 0, 0));
1074
1075                 /* clear interpret mode */
1076                 cp15c15 &= ~0x1;
1077                 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
1078
1079                 /* read D TLB CAM content stored to r2-r9 */
1080                 arm9tdmi_read_core_regs(target, 0x3fc, regs_p);
1081                 if ((retval = jtag_execute_queue()) != ERROR_OK)
1082                 {
1083                         return retval;
1084                 }
1085
1086                 for (i = 0; i < 8; i++)
1087                         d_tlb[victim + i].cam = regs[i + 2];
1088         }
1089
1090         for (victim = 0; victim < 64; victim++)
1091         {
1092                 /* new lockdown value: base[31:26]:victim[25:20]:SBZ[19:1]:p[0]
1093                  * base remains unchanged, victim goes through entries 0 to 63 */
1094                 regs[1] = (Dlockdown & 0xfc000000) | (victim << 20);
1095                 arm9tdmi_write_core_regs(target, 0x2, regs);
1096
1097                 /* set interpret mode */
1098                 cp15c15 |= 0x1;
1099                 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
1100
1101                 /* Write D TLB lockdown */
1102                 arm920t_execute_cp15(target, ARMV4_5_MCR(15,0,0,10,0,0), ARMV4_5_STR(1, 0));
1103
1104                 /* Read D TLB RAM1 */
1105                 arm920t_execute_cp15(target, ARMV4_5_MCR(15,4,0,15,10,4), ARMV4_5_LDR(2,0));
1106
1107                 /* Read D TLB RAM2 */
1108                 arm920t_execute_cp15(target, ARMV4_5_MCR(15,4,0,15,2,5), ARMV4_5_LDR(3,0));
1109
1110                 /* clear interpret mode */
1111                 cp15c15 &= ~0x1;
1112                 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
1113
1114                 /* read D TLB RAM content stored to r2 and r3 */
1115                 arm9tdmi_read_core_regs(target, 0xc, regs_p);
1116                 if ((retval = jtag_execute_queue()) != ERROR_OK)
1117                 {
1118                         return retval;
1119                 }
1120
1121                 d_tlb[victim].ram1 = regs[2];
1122                 d_tlb[victim].ram2 = regs[3];
1123         }
1124
1125         /* restore D TLB lockdown */
1126         regs[1] = Dlockdown;
1127         arm9tdmi_write_core_regs(target, 0x2, regs);
1128
1129         /* Write D TLB lockdown */
1130         arm920t_execute_cp15(target, ARMV4_5_MCR(15,0,0,10,0,0), ARMV4_5_STR(1, 0));
1131
1132         /* prepare reading I TLB content
1133          * */
1134
1135         /* set interpret mode */
1136         cp15c15 |= 0x1;
1137         arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
1138
1139         /* Read I TLB lockdown */
1140         arm920t_execute_cp15(target, ARMV4_5_MRC(15,0,0,10,0,1), ARMV4_5_LDR(1, 0));
1141
1142         /* clear interpret mode */
1143         cp15c15 &= ~0x1;
1144         arm920t_write_cp15_physical(target, 0x1e, cp15c15);
1145
1146         /* read I TLB lockdown stored to r1 */
1147         arm9tdmi_read_core_regs(target, 0x2, regs_p);
1148         if ((retval = jtag_execute_queue()) != ERROR_OK)
1149         {
1150                 return retval;
1151         }
1152         Ilockdown = regs[1];
1153
1154         for (victim = 0; victim < 64; victim += 8)
1155         {
1156                 /* new lockdown value: base[31:26]:victim[25:20]:SBZ[19:1]:p[0]
1157                  * base remains unchanged, victim goes through entries 0 to 63 */
1158                 regs[1] = (Ilockdown & 0xfc000000) | (victim << 20);
1159                 arm9tdmi_write_core_regs(target, 0x2, regs);
1160
1161                 /* set interpret mode */
1162                 cp15c15 |= 0x1;
1163                 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
1164
1165                 /* Write I TLB lockdown */
1166                 arm920t_execute_cp15(target, ARMV4_5_MCR(15,0,0,10,0,1), ARMV4_5_STR(1, 0));
1167
1168                 /* Read I TLB CAM */
1169                 arm920t_execute_cp15(target, ARMV4_5_MCR(15,4,0,15,5,4), ARMV4_5_LDMIA(0, 0x3fc, 0, 0));
1170
1171                 /* clear interpret mode */
1172                 cp15c15 &= ~0x1;
1173                 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
1174
1175                 /* read I TLB CAM content stored to r2-r9 */
1176                 arm9tdmi_read_core_regs(target, 0x3fc, regs_p);
1177                 if ((retval = jtag_execute_queue()) != ERROR_OK)
1178                 {
1179                         return retval;
1180                 }
1181
1182                 for (i = 0; i < 8; i++)
1183                         i_tlb[i + victim].cam = regs[i + 2];
1184         }
1185
1186         for (victim = 0; victim < 64; victim++)
1187         {
1188                 /* new lockdown value: base[31:26]:victim[25:20]:SBZ[19:1]:p[0]
1189                  * base remains unchanged, victim goes through entries 0 to 63 */
1190                 regs[1] = (Dlockdown & 0xfc000000) | (victim << 20);
1191                 arm9tdmi_write_core_regs(target, 0x2, regs);
1192
1193                 /* set interpret mode */
1194                 cp15c15 |= 0x1;
1195                 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
1196
1197                 /* Write I TLB lockdown */
1198                 arm920t_execute_cp15(target, ARMV4_5_MCR(15,0,0,10,0,1), ARMV4_5_STR(1, 0));
1199
1200                 /* Read I TLB RAM1 */
1201                 arm920t_execute_cp15(target, ARMV4_5_MCR(15,4,0,15,9,4), ARMV4_5_LDR(2,0));
1202
1203                 /* Read I TLB RAM2 */
1204                 arm920t_execute_cp15(target, ARMV4_5_MCR(15,4,0,15,1,5), ARMV4_5_LDR(3,0));
1205
1206                 /* clear interpret mode */
1207                 cp15c15 &= ~0x1;
1208                 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
1209
1210                 /* read I TLB RAM content stored to r2 and r3 */
1211                 arm9tdmi_read_core_regs(target, 0xc, regs_p);
1212                 if ((retval = jtag_execute_queue()) != ERROR_OK)
1213                 {
1214                         return retval;
1215                 }
1216
1217                 i_tlb[victim].ram1 = regs[2];
1218                 i_tlb[victim].ram2 = regs[3];
1219         }
1220
1221         /* restore I TLB lockdown */
1222         regs[1] = Ilockdown;
1223         arm9tdmi_write_core_regs(target, 0x2, regs);
1224
1225         /* Write I TLB lockdown */
1226         arm920t_execute_cp15(target, ARMV4_5_MCR(15,0,0,10,0,1), ARMV4_5_STR(1, 0));
1227
1228         /* restore CP15 MMU and Cache settings */
1229         arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0x1, 0), cp15_ctrl_saved);
1230
1231         /* output data to file */
1232         fprintf(output, "D TLB content:\n");
1233         for (i = 0; i < 64; i++)
1234         {
1235                 fprintf(output, "%i: 0x%8.8x 0x%8.8x 0x%8.8x %s\n", i, d_tlb[i].cam, d_tlb[i].ram1, d_tlb[i].ram2, (d_tlb[i].cam & 0x20) ? "(valid)" : "(invalid)");
1236         }
1237
1238         fprintf(output, "\n\nI TLB content:\n");
1239         for (i = 0; i < 64; i++)
1240         {
1241                 fprintf(output, "%i: 0x%8.8x 0x%8.8x 0x%8.8x %s\n", i, i_tlb[i].cam, i_tlb[i].ram1, i_tlb[i].ram2, (i_tlb[i].cam & 0x20) ? "(valid)" : "(invalid)");
1242         }
1243
1244         command_print(cmd_ctx, "mmu content successfully output to %s", args[0]);
1245
1246         fclose(output);
1247
1248         if (armv4_5_mode_to_number(armv4_5->core_mode)==-1)
1249                 return ERROR_FAIL;
1250
1251         /* mark registers dirty */
1252         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 0).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 0).valid;
1253         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 1).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 1).valid;
1254         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 2).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 2).valid;
1255         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 3).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 3).valid;
1256         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 4).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 4).valid;
1257         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 5).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 5).valid;
1258         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 6).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 6).valid;
1259         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 7).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 7).valid;
1260         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 8).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 8).valid;
1261         ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 9).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 9).valid;
1262
1263         return ERROR_OK;
1264 }
1265 int arm920t_handle_cp15_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc)
1266 {
1267         int retval;
1268         target_t *target = get_current_target(cmd_ctx);
1269         armv4_5_common_t *armv4_5;
1270         arm7_9_common_t *arm7_9;
1271         arm9tdmi_common_t *arm9tdmi;
1272         arm920t_common_t *arm920t;
1273         arm_jtag_t *jtag_info;
1274
1275         if (arm920t_get_arch_pointers(target, &armv4_5, &arm7_9, &arm9tdmi, &arm920t) != ERROR_OK)
1276         {
1277                 command_print(cmd_ctx, "current target isn't an ARM920t target");
1278                 return ERROR_OK;
1279         }
1280
1281         jtag_info = &arm7_9->jtag_info;
1282
1283         if (target->state != TARGET_HALTED)
1284         {
1285                 command_print(cmd_ctx, "target must be stopped for \"%s\" command", cmd);
1286                 return ERROR_OK;
1287         }
1288
1289         /* one or more argument, access a single register (write if second argument is given */
1290         if (argc >= 1)
1291         {
1292                 int address = strtoul(args[0], NULL, 0);
1293
1294                 if (argc == 1)
1295                 {
1296                         u32 value;
1297                         if ((retval = arm920t_read_cp15_physical(target, address, &value)) != ERROR_OK)
1298                         {
1299                                 command_print(cmd_ctx, "couldn't access reg %i", address);
1300                                 return ERROR_OK;
1301                         }
1302                         if ((retval = jtag_execute_queue()) != ERROR_OK)
1303                         {
1304                                 return retval;
1305                         }
1306
1307                         command_print(cmd_ctx, "%i: %8.8x", address, value);
1308                 }
1309                 else if (argc == 2)
1310                 {
1311                         u32 value = strtoul(args[1], NULL, 0);
1312                         if ((retval = arm920t_write_cp15_physical(target, address, value)) != ERROR_OK)
1313                         {
1314                                 command_print(cmd_ctx, "couldn't access reg %i", address);
1315                                 return ERROR_OK;
1316                         }
1317                         command_print(cmd_ctx, "%i: %8.8x", address, value);
1318                 }
1319         }
1320
1321         return ERROR_OK;
1322 }
1323
1324 int arm920t_handle_cp15i_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc)
1325 {
1326         int retval;
1327         target_t *target = get_current_target(cmd_ctx);
1328         armv4_5_common_t *armv4_5;
1329         arm7_9_common_t *arm7_9;
1330         arm9tdmi_common_t *arm9tdmi;
1331         arm920t_common_t *arm920t;
1332         arm_jtag_t *jtag_info;
1333
1334         if (arm920t_get_arch_pointers(target, &armv4_5, &arm7_9, &arm9tdmi, &arm920t) != ERROR_OK)
1335         {
1336                 command_print(cmd_ctx, "current target isn't an ARM920t target");
1337                 return ERROR_OK;
1338         }
1339
1340         jtag_info = &arm7_9->jtag_info;
1341
1342         if (target->state != TARGET_HALTED)
1343         {
1344                 command_print(cmd_ctx, "target must be stopped for \"%s\" command", cmd);
1345                 return ERROR_OK;
1346         }
1347
1348         /* one or more argument, access a single register (write if second argument is given */
1349         if (argc >= 1)
1350         {
1351                 u32 opcode = strtoul(args[0], NULL, 0);
1352
1353                 if (argc == 1)
1354                 {
1355                         u32 value;
1356                         if ((retval = arm920t_read_cp15_interpreted(target, opcode, 0x0, &value)) != ERROR_OK)
1357                         {
1358                                 command_print(cmd_ctx, "couldn't execute %8.8x", opcode);
1359                                 return ERROR_OK;
1360                         }
1361
1362                         command_print(cmd_ctx, "%8.8x: %8.8x", opcode, value);
1363                 }
1364                 else if (argc == 2)
1365                 {
1366                         u32 value = strtoul(args[1], NULL, 0);
1367                         if ((retval = arm920t_write_cp15_interpreted(target, opcode, value, 0)) != ERROR_OK)
1368                         {
1369                                 command_print(cmd_ctx, "couldn't execute %8.8x", opcode);
1370                                 return ERROR_OK;
1371                         }
1372                         command_print(cmd_ctx, "%8.8x: %8.8x", opcode, value);
1373                 }
1374                 else if (argc == 3)
1375                 {
1376                         u32 value = strtoul(args[1], NULL, 0);
1377                         u32 address = strtoul(args[2], NULL, 0);
1378                         if ((retval = arm920t_write_cp15_interpreted(target, opcode, value, address)) != ERROR_OK)
1379                         {
1380                                 command_print(cmd_ctx, "couldn't execute %8.8x", opcode);
1381                                 return ERROR_OK;
1382                         }
1383                         command_print(cmd_ctx, "%8.8x: %8.8x %8.8x", opcode, value, address);
1384                 }
1385         }
1386         else
1387         {
1388                 command_print(cmd_ctx, "usage: arm920t cp15i <opcode> [value] [address]");
1389         }
1390
1391         return ERROR_OK;
1392 }
1393
1394 int arm920t_handle_cache_info_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc)
1395 {
1396         target_t *target = get_current_target(cmd_ctx);
1397         armv4_5_common_t *armv4_5;
1398         arm7_9_common_t *arm7_9;
1399         arm9tdmi_common_t *arm9tdmi;
1400         arm920t_common_t *arm920t;
1401
1402         if (arm920t_get_arch_pointers(target, &armv4_5, &arm7_9, &arm9tdmi, &arm920t) != ERROR_OK)
1403         {
1404                 command_print(cmd_ctx, "current target isn't an ARM920t target");
1405                 return ERROR_OK;
1406         }
1407
1408         return armv4_5_handle_cache_info_command(cmd_ctx, &arm920t->armv4_5_mmu.armv4_5_cache);
1409 }
1410
1411 int arm920t_handle_virt2phys_command(command_context_t *cmd_ctx, char *cmd, char **args, int argc)
1412 {
1413         target_t *target = get_current_target(cmd_ctx);
1414         armv4_5_common_t *armv4_5;
1415         arm7_9_common_t *arm7_9;
1416         arm9tdmi_common_t *arm9tdmi;
1417         arm920t_common_t *arm920t;
1418         arm_jtag_t *jtag_info;
1419
1420         if (arm920t_get_arch_pointers(target, &armv4_5, &arm7_9, &arm9tdmi, &arm920t) != ERROR_OK)
1421         {
1422                 command_print(cmd_ctx, "current target isn't an ARM920t target");
1423                 return ERROR_OK;
1424         }
1425
1426         jtag_info = &arm7_9->jtag_info;
1427
1428         if (target->state != TARGET_HALTED)
1429         {
1430                 command_print(cmd_ctx, "target must be stopped for \"%s\" command", cmd);
1431                 return ERROR_OK;
1432         }
1433
1434         return armv4_5_mmu_handle_virt2phys_command(cmd_ctx, cmd, args, argc, target, &arm920t->armv4_5_mmu);
1435 }
1436
1437 int arm920t_handle_md_phys_command(command_context_t *cmd_ctx, char *cmd, char **args, int argc)
1438 {
1439         target_t *target = get_current_target(cmd_ctx);
1440         armv4_5_common_t *armv4_5;
1441         arm7_9_common_t *arm7_9;
1442         arm9tdmi_common_t *arm9tdmi;
1443         arm920t_common_t *arm920t;
1444         arm_jtag_t *jtag_info;
1445
1446         if (arm920t_get_arch_pointers(target, &armv4_5, &arm7_9, &arm9tdmi, &arm920t) != ERROR_OK)
1447         {
1448                 command_print(cmd_ctx, "current target isn't an ARM920t target");
1449                 return ERROR_OK;
1450         }
1451
1452         jtag_info = &arm7_9->jtag_info;
1453
1454         if (target->state != TARGET_HALTED)
1455         {
1456                 command_print(cmd_ctx, "target must be stopped for \"%s\" command", cmd);
1457                 return ERROR_OK;
1458         }
1459
1460         return armv4_5_mmu_handle_md_phys_command(cmd_ctx, cmd, args, argc, target, &arm920t->armv4_5_mmu);
1461 }
1462
1463 int arm920t_handle_mw_phys_command(command_context_t *cmd_ctx, char *cmd, char **args, int argc)
1464 {
1465         target_t *target = get_current_target(cmd_ctx);
1466         armv4_5_common_t *armv4_5;
1467         arm7_9_common_t *arm7_9;
1468         arm9tdmi_common_t *arm9tdmi;
1469         arm920t_common_t *arm920t;
1470         arm_jtag_t *jtag_info;
1471
1472         if (arm920t_get_arch_pointers(target, &armv4_5, &arm7_9, &arm9tdmi, &arm920t) != ERROR_OK)
1473         {
1474                 command_print(cmd_ctx, "current target isn't an ARM920t target");
1475                 return ERROR_OK;
1476         }
1477
1478         jtag_info = &arm7_9->jtag_info;
1479
1480         if (target->state != TARGET_HALTED)
1481         {
1482                 command_print(cmd_ctx, "target must be stopped for \"%s\" command", cmd);
1483                 return ERROR_OK;
1484         }
1485
1486         return armv4_5_mmu_handle_mw_phys_command(cmd_ctx, cmd, args, argc, target, &arm920t->armv4_5_mmu);
1487 }