ARM11: fixup method table
[fw/openocd] / src / target / arm11.h
1 /***************************************************************************
2  *   Copyright (C) 2008 digenius technology GmbH.                          *
3  *   Michael Bruck                                                         *
4  *                                                                         *
5  *   Copyright (C) 2008 Georg Acher <acher@in.tum.de>                      *
6  *                                                                         *
7  *   This program is free software; you can redistribute it and/or modify  *
8  *   it under the terms of the GNU General Public License as published by  *
9  *   the Free Software Foundation; either version 2 of the License, or     *
10  *   (at your option) any later version.                                   *
11  *                                                                         *
12  *   This program is distributed in the hope that it will be useful,       *
13  *   but WITHOUT ANY WARRANTY; without even the implied warranty of        *
14  *   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the         *
15  *   GNU General Public License for more details.                          *
16  *                                                                         *
17  *   You should have received a copy of the GNU General Public License     *
18  *   along with this program; if not, write to the                         *
19  *   Free Software Foundation, Inc.,                                       *
20  *   59 Temple Place - Suite 330, Boston, MA  02111-1307, USA.             *
21  ***************************************************************************/
22
23 #ifndef ARM11_H
24 #define ARM11_H
25
26 #include "armv4_5.h"
27
28 #define asizeof(x)      (sizeof(x) / sizeof((x)[0]))
29
30 #define NEW(type, variable, items)                      \
31         type * variable = calloc(1, sizeof(type) * items)
32
33 /* For MinGW use 'I' prefix to print size_t (instead of 'z') */
34 /* Except if __USE_MINGW_ANSI_STDIO is defined with MinGW    */
35
36 #if (!defined(__MSVCRT__) || defined(__USE_MINGW_ANSI_STDIO))
37 #define ZU              "%zu"
38 #else
39 #define ZU              "%Iu"
40 #endif
41
42 #define ARM11_REGCACHE_MODEREGS         0
43 #define ARM11_REGCACHE_FREGS            0
44
45 #define ARM11_REGCACHE_COUNT            (20 +                                   \
46                                          23 * ARM11_REGCACHE_MODEREGS +                 \
47                                           9 * ARM11_REGCACHE_FREGS)
48
49 #define ARM11_TAP_DEFAULT                       TAP_INVALID
50
51
52 #define CHECK_RETVAL(action)                                                            \
53 do {                                                                                                            \
54         int __retval = (action);                                                                \
55                                                                                                                         \
56         if (__retval != ERROR_OK)                                                               \
57         {                                                                                                               \
58                 LOG_DEBUG("error while calling \"" # action "\"");      \
59                 return __retval;                                                                        \
60         }                                                                                                               \
61                                                                                                                         \
62 } while (0)
63
64
65 struct arm11_register_history
66 {
67         uint32_t                value;
68         uint8_t         valid;
69 };
70
71 enum arm11_debug_version
72 {
73         ARM11_DEBUG_V6                  = 0x01,
74         ARM11_DEBUG_V61                 = 0x02,
75         ARM11_DEBUG_V7                  = 0x03,
76         ARM11_DEBUG_V7_CP14             = 0x04,
77 };
78
79 struct arm11_common
80 {
81         struct arm      arm;
82         struct target * target;         /**< Reference back to the owner */
83
84         /** \name Processor type detection */
85         /*@{*/
86
87         uint32_t                device_id;              /**< IDCODE readout                             */
88         uint32_t                didr;                   /**< DIDR readout (debug capabilities)  */
89         uint8_t         implementor;    /**< DIDR Implementor readout           */
90
91         size_t  brp;                    /**< Number of Breakpoint Register Pairs from DIDR      */
92         size_t  wrp;                    /**< Number of Watchpoint Register Pairs from DIDR      */
93
94         enum arm11_debug_version
95                 debug_version;          /**< ARM debug architecture from DIDR   */
96         /*@}*/
97
98         uint32_t                last_dscr;              /**< Last retrieved DSCR value;
99                                                              Use only for debug message generation              */
100
101         bool    simulate_reset_on_next_halt;    /**< Perform cleanups of the ARM state on next halt */
102
103         /** \name Shadow registers to save processor state */
104         /*@{*/
105
106         struct reg *    reg_list;                                                       /**< target register list */
107         uint32_t                reg_values[ARM11_REGCACHE_COUNT];       /**< data for registers */
108
109         /*@}*/
110
111         struct arm11_register_history
112                 reg_history[ARM11_REGCACHE_COUNT];      /**< register state before last resume */
113
114         size_t  free_brps;                              /**< keep track of breakpoints allocated by arm11_add_breakpoint() */
115         size_t  free_wrps;                              /**< keep track of breakpoints allocated by arm11_add_watchpoint() */
116
117         // GA
118         struct reg_cache *core_cache;
119
120         struct arm_jtag jtag_info;
121 };
122
123 static inline struct arm11_common *target_to_arm11(struct target *target)
124 {
125         return container_of(target->arch_info, struct arm11_common,
126                         arm);
127 }
128
129 /**
130  * ARM11 DBGTAP instructions
131  *
132  * http://infocenter.arm.com/help/topic/com.arm.doc.ddi0301f/I1006229.html
133  */
134 enum arm11_instructions
135 {
136         ARM11_EXTEST    = 0x00,
137         ARM11_SCAN_N    = 0x02,
138         ARM11_RESTART   = 0x04,
139         ARM11_HALT          = 0x08,
140         ARM11_INTEST    = 0x0C,
141         ARM11_ITRSEL    = 0x1D,
142         ARM11_IDCODE    = 0x1E,
143         ARM11_BYPASS    = 0x1F,
144 };
145
146 enum arm11_dscr
147 {
148         ARM11_DSCR_CORE_HALTED                                                                  = 1 << 0,
149         ARM11_DSCR_CORE_RESTARTED                                                               = 1 << 1,
150
151         ARM11_DSCR_METHOD_OF_DEBUG_ENTRY_MASK                                   = 0x0F << 2,
152         ARM11_DSCR_METHOD_OF_DEBUG_ENTRY_HALT                                   = 0x00 << 2,
153         ARM11_DSCR_METHOD_OF_DEBUG_ENTRY_BREAKPOINT                             = 0x01 << 2,
154         ARM11_DSCR_METHOD_OF_DEBUG_ENTRY_WATCHPOINT                             = 0x02 << 2,
155         ARM11_DSCR_METHOD_OF_DEBUG_ENTRY_BKPT_INSTRUCTION               = 0x03 << 2,
156         ARM11_DSCR_METHOD_OF_DEBUG_ENTRY_EDBGRQ                                 = 0x04 << 2,
157         ARM11_DSCR_METHOD_OF_DEBUG_ENTRY_VECTOR_CATCH                   = 0x05 << 2,
158
159         ARM11_DSCR_STICKY_PRECISE_DATA_ABORT                                    = 1 << 6,
160         ARM11_DSCR_STICKY_IMPRECISE_DATA_ABORT                                  = 1 << 7,
161         ARM11_DSCR_INTERRUPTS_DISABLE                                                   = 1 << 11,
162         ARM11_DSCR_EXECUTE_ARM_INSTRUCTION_ENABLE                               = 1 << 13,
163         ARM11_DSCR_MODE_SELECT                                                                  = 1 << 14,
164         ARM11_DSCR_WDTR_FULL                                                                    = 1 << 29,
165         ARM11_DSCR_RDTR_FULL                                                                    = 1 << 30,
166 };
167
168 enum arm11_cpsr
169 {
170         ARM11_CPSR_T                            = 1 << 5,
171         ARM11_CPSR_J                            = 1 << 24,
172 };
173
174 enum arm11_sc7
175 {
176         ARM11_SC7_NULL                          = 0,
177         ARM11_SC7_VCR                           = 7,
178         ARM11_SC7_PC                            = 8,
179         ARM11_SC7_BVR0                          = 64,
180         ARM11_SC7_BCR0                          = 80,
181         ARM11_SC7_WVR0                          = 96,
182         ARM11_SC7_WCR0                          = 112,
183 };
184
185 struct arm11_reg_state
186 {
187         uint32_t                                def_index;
188         struct target *                 target;
189 };
190
191 #endif /* ARM11_H */