2 * Copyright © 2015 Keith Packard <keithp@keithp.com>
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
12 * General Public License for more details.
14 * You should have received a copy of the GNU General Public License along
15 * with this program; if not, write to the Free Software Foundation, Inc.,
16 * 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.
20 #include <ao_adc_fast.h>
22 uint16_t ao_adc_ring[AO_ADC_RING_SIZE] __attribute__((aligned(4)));
24 /* Maximum number of samples fetched per _ao_adc_start call */
25 #define AO_ADC_RING_CHUNK (AO_ADC_RING_SIZE >> 1)
27 uint16_t ao_adc_ring_head, ao_adc_ring_remain;
28 uint16_t ao_adc_running;
31 * Callback from DMA ISR
33 * Wakeup any waiting processes, mark the DMA as done, start the ADC
34 * if there's still lots of space in the ring
36 static void ao_adc_dma_done(int index)
39 ao_adc_ring_head += ao_adc_running;
40 ao_adc_ring_remain += ao_adc_running;
41 if (ao_adc_ring_head == AO_ADC_RING_SIZE)
44 ao_wakeup(&ao_adc_ring_head);
45 ao_dma_done_transfer(STM_DMA_INDEX(STM_DMA_CHANNEL_ADC_1));
57 count = _ao_adc_space();
60 if (count > AO_ADC_RING_CHUNK)
61 count = AO_ADC_RING_CHUNK;
62 ao_adc_running = count;
63 buf = ao_adc_ring + ao_adc_ring_head;
65 ao_dma_set_transfer(STM_DMA_INDEX(STM_DMA_CHANNEL_ADC_1),
69 (0 << STM_DMA_CCR_MEM2MEM) |
70 (STM_DMA_CCR_PL_HIGH << STM_DMA_CCR_PL) |
71 (STM_DMA_CCR_MSIZE_16 << STM_DMA_CCR_MSIZE) |
72 (STM_DMA_CCR_PSIZE_16 << STM_DMA_CCR_PSIZE) |
73 (1 << STM_DMA_CCR_MINC) |
74 (0 << STM_DMA_CCR_PINC) |
75 (0 << STM_DMA_CCR_CIRC) |
76 (STM_DMA_CCR_DIR_PER_TO_MEM << STM_DMA_CCR_DIR) |
77 (1 << STM_DMA_CCR_TCIE));
79 ao_dma_set_isr(STM_DMA_INDEX(STM_DMA_CHANNEL_ADC_1), ao_adc_dma_done);
80 ao_dma_start(STM_DMA_INDEX(STM_DMA_CHANNEL_ADC_1));
82 stm_adc.cr |= (1 << STM_ADC_CR_ADSTART);
91 stm_rcc.apb2rstr |= (1 << STM_RCC_APB2RSTR_ADCRST);
92 stm_rcc.apb2rstr &= ~(1 << STM_RCC_APB2RSTR_ADCRST);
94 /* Turn on ADC pins */
95 stm_rcc.ahbenr |= AO_ADC_RCC_AHBENR;
97 #ifdef AO_ADC_PIN0_PORT
98 stm_moder_set(AO_ADC_PIN0_PORT, AO_ADC_PIN0_PIN, STM_MODER_ANALOG);
100 #ifdef AO_ADC_PIN1_PORT
101 stm_moder_set(AO_ADC_PIN1_PORT, AO_ADC_PIN1_PIN, STM_MODER_ANALOG);
103 #ifdef AO_ADC_PIN2_PORT
104 stm_moder_set(AO_ADC_PIN2_PORT, AO_ADC_PIN2_PIN, STM_MODER_ANALOG);
106 #ifdef AO_ADC_PIN3_PORT
107 stm_moder_set(AO_ADC_PIN3_PORT, AO_ADC_PIN3_PIN, STM_MODER_ANALOG);
109 #ifdef AO_ADC_PIN4_PORT
110 stm_moder_set(AO_ADC_PIN4_PORT, AO_ADC_PIN4_PIN, STM_MODER_ANALOG);
112 #ifdef AO_ADC_PIN5_PORT
113 stm_moder_set(AO_ADC_PIN5_PORT, AO_ADC_PIN5_PIN, STM_MODER_ANALOG);
115 #ifdef AO_ADC_PIN6_PORT
116 stm_moder_set(AO_ADC_PIN6_PORT, AO_ADC_PIN6_PIN, STM_MODER_ANALOG);
118 #ifdef AO_ADC_PIN7_PORT
119 stm_moder_set(AO_ADC_PIN7_PORT, AO_ADC_PIN7_PIN, STM_MODER_ANALOG);
121 #ifdef AO_ADC_PIN24_PORT
122 #error "Too many ADC ports"
125 stm_rcc.apb2enr |= (1 << STM_RCC_APB2ENR_ADCEN);
129 chselr |= (1 << AO_ADC_PIN0_CH);
132 chselr |= (1 << AO_ADC_PIN1_CH);
135 chselr |= (1 << AO_ADC_PIN2_CH);
138 chselr |= (1 << AO_ADC_PIN3_CH);
141 chselr |= (1 << AO_ADC_PIN4_CH);
144 chselr |= (1 << AO_ADC_PIN5_CH);
147 chselr |= (1 << AO_ADC_PIN6_CH);
150 chselr |= (1 << AO_ADC_PIN7_CH);
153 #error Need more ADC defines
157 stm_adc.cfgr2 = STM_ADC_CFGR2_CKMODE_ADCCLK << STM_ADC_CFGR2_CKMODE;
159 /* Shortest sample time */
160 stm_adc.smpr = STM_ADC_SMPR_SMP_1_5 << STM_ADC_SMPR_SMP;
162 /* Turn off enable and start */
163 stm_adc.cr &= ~((1 << STM_ADC_CR_ADEN) | (1 << STM_ADC_CR_ADSTART));
166 stm_adc.cr |= (1 << STM_ADC_CR_ADCAL);
167 while ((stm_adc.cr & (1 << STM_ADC_CR_ADCAL)) != 0)
171 stm_adc.cr |= (1 << STM_ADC_CR_ADEN);
172 while ((stm_adc.isr & (1 << STM_ADC_ISR_ADRDY)) == 0)
175 stm_adc.chselr = chselr;
177 stm_adc.cfgr1 = ((0 << STM_ADC_CFGR1_AWDCH) |
178 (0 << STM_ADC_CFGR1_AWDEN) |
179 (0 << STM_ADC_CFGR1_AWDSGL) |
180 (0 << STM_ADC_CFGR1_DISCEN) |
181 (0 << STM_ADC_CFGR1_AUTOOFF) |
182 (0 << STM_ADC_CFGR1_WAIT) |
183 (1 << STM_ADC_CFGR1_CONT) |
184 (1 << STM_ADC_CFGR1_OVRMOD) |
185 (STM_ADC_CFGR1_EXTEN_DISABLE << STM_ADC_CFGR1_EXTEN) |
186 (0 << STM_ADC_CFGR1_ALIGN) |
187 (STM_ADC_CFGR1_RES_12 << STM_ADC_CFGR1_RES) |
188 (STM_ADC_CFGR1_SCANDIR_UP << STM_ADC_CFGR1_SCANDIR) |
189 (STM_ADC_CFGR1_DMACFG_ONESHOT << STM_ADC_CFGR1_DMACFG) |
190 (1 << STM_ADC_CFGR1_DMAEN));
193 /* Clear any stale status bits */
197 stm_rcc.apb2enr |= (1 << STM_RCC_APB2ENR_SYSCFGCOMPEN);
199 /* Set ADC to use DMA channel 1 (option 1) */
200 stm_syscfg.cfgr1 &= ~(1 << STM_SYSCFG_CFGR1_ADC_DMA_RMP);
202 ao_dma_alloc(STM_DMA_INDEX(STM_DMA_CHANNEL_ADC_1));