The following patches was applied:
[fw/openocd] / src / flash / s3c2412_nand.c
1 /***************************************************************************
2  *   Copyright (C) 2007, 2008 by Ben Dooks                                 *
3  *   ben@fluff.org                                                         *
4  *                                                                         *
5  *   This program is free software; you can redistribute it and/or modify  *
6  *   it under the terms of the GNU General Public License as published by  *
7  *   the Free Software Foundation; either version 2 of the License, or     *
8  *   (at your option) any later version.                                   *
9  *                                                                         *
10  *   This program is distributed in the hope that it will be useful,       *
11  *   but WITHOUT ANY WARRANTY; without even the implied warranty of        *
12  *   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the         *
13  *   GNU General Public License for more details.                          *
14  *                                                                         *
15  *   You should have received a copy of the GNU General Public License     *
16  *   along with this program; if not, write to the                         *
17  *   Free Software Foundation, Inc.,                                       *
18  *   59 Temple Place - Suite 330, Boston, MA  02111-1307, USA.             *
19  ***************************************************************************/
20
21 /*
22  * S3C2412 OpenOCD NAND Flash controller support.
23  *
24  * Many thanks to Simtec Electronics for sponsoring this work.
25  */
26
27 #ifdef HAVE_CONFIG_H
28 #include "config.h"
29 #endif
30
31 #include "replacements.h"
32 #include "log.h"
33
34 #include <stdlib.h>
35 #include <string.h>
36
37 #include "nand.h"
38 #include "s3c24xx_nand.h"
39 #include "target.h"
40
41 static int s3c2412_nand_device_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc, struct nand_device_s *device);
42 static int s3c2412_init(struct nand_device_s *device);
43
44 nand_flash_controller_t s3c2412_nand_controller =
45 {
46         .name                   = "s3c2412",
47         .nand_device_command    = s3c2412_nand_device_command,
48         .register_commands      = s3c24xx_register_commands,
49         .init                   = s3c2412_init,
50         .reset                  = s3c24xx_reset,
51         .command                = s3c24xx_command,
52         .address                = s3c24xx_address,
53         .write_data             = s3c24xx_write_data,
54         .read_data              = s3c24xx_read_data,
55         .write_page             = s3c24xx_write_page,
56         .read_page              = s3c24xx_read_page,
57         .write_block_data       = s3c2440_write_block_data,
58         .read_block_data        = s3c2440_read_block_data,
59         .controller_ready       = s3c24xx_controller_ready,
60         .nand_ready             = s3c2440_nand_ready,
61 };
62
63 static int s3c2412_nand_device_command(struct command_context_s *cmd_ctx, char *cmd,
64                                 char **args, int argc,
65                                 struct nand_device_s *device)
66 {
67         s3c24xx_nand_controller_t *info;
68
69         info = s3c24xx_nand_device_command(cmd_ctx, cmd, args, argc, device);
70         if (info == NULL) {
71                 return ERROR_NAND_DEVICE_INVALID;
72         }
73
74         /* fill in the address fields for the core device */
75         info->cmd = S3C2440_NFCMD;
76         info->addr = S3C2440_NFADDR;
77         info->data = S3C2440_NFDATA;
78         info->nfstat = S3C2412_NFSTAT;
79         
80         return ERROR_OK;
81 }
82
83 static int s3c2412_init(struct nand_device_s *device)
84 {
85         s3c24xx_nand_controller_t *s3c24xx_info = device->controller_priv;
86         target_t *target = s3c24xx_info->target;
87
88         target_write_u32(target, S3C2410_NFCONF,
89                          S3C2440_NFCONF_TACLS(3) |
90                          S3C2440_NFCONF_TWRPH0(7) |
91                          S3C2440_NFCONF_TWRPH1(7));
92
93         target_write_u32(target, S3C2440_NFCONT,
94                          S3C2412_NFCONT_INIT_MAIN_ECC |
95                          S3C2440_NFCONT_ENABLE);
96
97         return ERROR_OK;
98 }