2 * Simulator of microcontrollers (uc51.cc)
4 * Copyright (C) 1999,99 Drotos Daniel, Talker Bt.
6 * To contact author send email to drdani@mazsola.iit.uni-miskolc.hu
10 /* This file is part of microcontroller simulator: ucsim.
12 UCSIM is free software; you can redistribute it and/or modify
13 it under the terms of the GNU General Public License as published by
14 the Free Software Foundation; either version 2 of the License, or
15 (at your option) any later version.
17 UCSIM is distributed in the hope that it will be useful,
18 but WITHOUT ANY WARRANTY; without even the implied warranty of
19 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 GNU General Public License for more details.
22 You should have received a copy of the GNU General Public License
23 along with UCSIM; see the file COPYING. If not, write to the Free
24 Software Foundation, 59 Temple Place - Suite 330, Boston, MA
37 #include <sys/types.h>
55 #include "interruptcl.h"
59 * Making a new micro-controller and reset it
62 t_uc51::t_uc51(int Itype, int Itech, class cl_sim *asim):
71 debug= asim->app->args->get_iarg('V', 0);
73 options->add(new cl_bool_opt(&debug, "verbose", "Verbose flag."));
74 options->add(new cl_bool_opt(&stop_at_it, "stopit",
75 "Stop if interrupt accepted."));
76 options->add(new cl_cons_debug_opt(asim->app, "debug",
77 "Debug messages appears on this console."));
79 serial_in = (FILE*)asim->app->args->get_parg(0, "Ser_in");
80 serial_out= (FILE*)asim->app->args->get_parg(0, "Ser_out");
83 // making `serial' unbuffered
84 if (setvbuf(serial_in, NULL, _IONBF, 0))
85 perror("Unbuffer serial input channel");
87 if ((i= fcntl(fileno(serial_in), F_GETFL, 0)) < 0)
88 perror("Get flags of serial input");
90 if (fcntl(fileno(serial_in), F_SETFL, i) < 0)
91 perror("Set flags of serial input");
92 // switching terminal to noncanonical mode
93 if (isatty(fileno(serial_in)))
95 tcgetattr(fileno(serial_in), &saved_attributes_in);
96 tcgetattr(fileno(serial_in), &tattr);
97 tattr.c_lflag&= ~(ICANON|ECHO);
100 tcsetattr(fileno(serial_in), TCSAFLUSH, &tattr);
103 fprintf(stderr, "Warning: serial input interface connected to a "
104 "non-terminal file.\n");
108 // making `serial' unbuffered
109 if (setvbuf(serial_out, NULL, _IONBF, 0))
110 perror("Unbuffer serial output channel");
111 // setting O_NONBLOCK
112 if ((i= fcntl(fileno(serial_out), F_GETFL, 0)) < 0)
113 perror("Get flags of serial output");
115 if (fcntl(fileno(serial_out), F_SETFL, i) < 0)
116 perror("Set flags of serial output");
117 // switching terminal to noncanonical mode
118 if (isatty(fileno(serial_out)))
120 tcgetattr(fileno(serial_out), &saved_attributes_out);
121 tcgetattr(fileno(serial_out), &tattr);
122 tattr.c_lflag&= ~(ICANON|ECHO);
123 tattr.c_cc[VMIN] = 1;
124 tattr.c_cc[VTIME]= 0;
125 tcsetattr(fileno(serial_out), TCSAFLUSH, &tattr);
128 fprintf(stderr, "Warning: serial output interface connected to a "
129 "non-terminal file.\n");
132 for (i= 0; i < 4; i++)
134 it_sources->add(new cl_it_src(bmEX0, TCON, bmIE0, 0x0003, true,
136 it_sources->add(new cl_it_src(bmET0, TCON, bmTF0, 0x000b, true,
138 it_sources->add(new cl_it_src(bmEX1, TCON, bmIE1, 0x0013, true,
140 it_sources->add(new cl_it_src(bmET1, TCON, bmTF1, 0x001b, true,
142 it_sources->add(new cl_it_src(bmES , SCON, bmTI , 0x0023, false,
144 it_sources->add(new cl_it_src(bmES , SCON, bmRI , 0x0023, false,
150 * Initializing. Virtual calls go here
151 * This method must be called first after object creation.
162 static char id_string_51[100];
165 t_uc51::id_string(void)
169 for (i= 0; cpus_51[i].type_str != NULL && cpus_51[i].type != type; i++) ;
170 sprintf(id_string_51, "%s %s",
171 cpus_51[i].type_str?cpus_51[i].type_str:"51",
172 (technology==CPU_HMOS)?"HMOS":"CMOS");
173 return(id_string_51);
177 t_uc51::mk_hw_elements(void)
181 hws->add(h= new cl_timer0(this));
183 hws->add(h= new cl_timer1(this));
185 hws->add(h= new cl_serial(this));
187 hws->add(h= new cl_port(this, 0));
189 hws->add(h= new cl_port(this, 1));
191 hws->add(h= new cl_port(this, 2));
193 hws->add(h= new cl_port(this, 3));
195 hws->add(h= new cl_interrupt(this));
200 t_uc51::mk_mem(enum mem_class type, char *class_name)
202 class cl_mem *m= cl_uc::mk_mem(type, class_name);
205 if (type == MEM_IRAM)
212 * Destroying the micro-controller object
215 t_uc51::~t_uc51(void)
219 if (isatty(fileno(serial_out)))
220 tcsetattr(fileno(serial_out), TCSANOW, &saved_attributes_out);
225 if (isatty(fileno(serial_in)))
226 tcsetattr(fileno(serial_in), TCSANOW, &saved_attributes_in);
233 * Writing data to EROM
237 t_uc51::write_rom(t_addr addr, ulong data)
239 if (addr < EROM_SIZE)
240 set_mem(MEM_ROM, addr, data);
245 * Disassembling an instruction
249 t_uc51::dis_tbl(void)
255 t_uc51::sfr_tbl(void)
261 t_uc51::bit_tbl(void)
267 t_uc51::disass(t_addr addr, char *sep)
269 char work[256], temp[20], c[2];
270 char *buf, *p, *b, *t;
271 t_mem code= get_mem(MEM_ROM, addr);
274 b= dis_tbl()[code].mnemonic;
282 case 'A': // absolute address
283 sprintf(temp, "%04lx",
285 (((code>>5)&0x07)*256 +
286 get_mem(MEM_ROM, addr+1)));
288 case 'l': // long address
289 sprintf(temp, "%04lx",
290 get_mem(MEM_ROM, addr+1)*256 + get_mem(MEM_ROM, addr+2));
292 case 'a': // addr8 (direct address) at 2nd byte
293 if (!get_name(get_mem(MEM_ROM, addr+1), sfr_tbl(), temp))
294 sprintf(temp, "%02lx", get_mem(MEM_ROM, addr+1));
296 case '8': // addr8 (direct address) at 3rd byte
297 if (!get_name(get_mem(MEM_ROM, addr+2), sfr_tbl(), temp))
298 sprintf(temp, "%02lx", get_mem(MEM_ROM, addr+1));
299 sprintf(temp, "%02lx", get_mem(MEM_ROM, addr+2));
301 case 'b': // bitaddr at 2nd byte
302 if (get_name(get_mem(MEM_ROM, addr+1), bit_tbl(), temp))
304 if (get_name(get_bitidx(get_mem(MEM_ROM, addr+1)),
308 sprintf(c, "%1ld", get_mem(MEM_ROM, addr+1)&0x07);
312 sprintf(temp, "%02x.%ld",
313 get_bitidx(get_mem(MEM_ROM, addr+1)),
314 get_mem(MEM_ROM, addr+1)&0x07);
316 case 'r': // rel8 address at 2nd byte
317 sprintf(temp, "%04lx",
318 addr+2+(signed char)(get_mem(MEM_ROM, addr+1)));
320 case 'R': // rel8 address at 3rd byte
321 sprintf(temp, "%04lx",
322 addr+3+(signed char)(get_mem(MEM_ROM, addr+2)));
324 case 'd': // data8 at 2nd byte
325 sprintf(temp, "%02lx", get_mem(MEM_ROM, addr+1));
327 case 'D': // data8 at 3rd byte
328 sprintf(temp, "%02lx", get_mem(MEM_ROM, addr+2));
330 case '6': // data16 at 2nd(H)-3rd(L) byte
331 sprintf(temp, "%04lx",
332 get_mem(MEM_ROM, addr+1)*256 + get_mem(MEM_ROM, addr+2));
347 p= strchr(work, ' ');
354 buf= (char *)malloc(6+strlen(p)+1);
356 buf= (char *)malloc((p-work)+strlen(sep)+strlen(p)+1);
357 for (p= work, b= buf; *p != ' '; p++, b++)
363 while (strlen(buf) < 6)
374 t_uc51::print_regs(class cl_console *con)
379 start= sfr->get(PSW) & 0x18;
380 //dump_memory(iram, &start, start+7, 8, /*sim->cmd_out()*/con, sim);
381 iram->dump(start, start+7, 8, con);
382 start= sfr->get(PSW) & 0x18;
383 data= iram->get(iram->get(start));
384 con->printf("%06x %02x %c",
385 iram->get(start), data, isprint(data)?data:'.');
387 con->printf(" ACC= 0x%02x %3d %c B= 0x%02x", sfr->get(ACC), sfr->get(ACC),
388 isprint(sfr->get(ACC))?(sfr->get(ACC)):'.', sfr->get(B));
390 data= get_mem(MEM_XRAM, sfr->get(DPH)*256+sfr->get(DPL));
391 con->printf(" DPTR= 0x%02x%02x @DPTR= 0x%02x %3d %c\n", sfr->get(DPH),
392 sfr->get(DPL), data, data, isprint(data)?data:'.');
394 data= iram->get(iram->get(start+1));
395 con->printf("%06x %02x %c", iram->get(start+1), data,
396 isprint(data)?data:'.');
398 con->printf(" PSW= 0x%02x CY=%c AC=%c OV=%c P=%c\n", data,
399 (data&bmCY)?'1':'0', (data&bmAC)?'1':'0',
400 (data&bmOV)?'1':'0', (data&bmP)?'1':'0');
402 print_disass(PC, con);
407 t_uc51::extract_bit_address(t_addr bit_address,
414 if (bit_address > 0xff)
417 *bit_mask= 1 << (bit_address % 8);
420 if (bit_address < 0x80)
421 *mem_addr= bit_address/8 + 0x20;
423 *mem_addr= bit_address & 0xf8;
430 * Resetting the micro-controller
450 s_sending = DD_FALSE;
451 s_receiving= DD_FALSE;
458 * Setting up SFR area to reset value
462 t_uc51::clear_sfr(void)
466 for (i= 0; i < SFR_SIZE; i++)
473 prev_p1= port_pins[1] & sfr->get(P1);
474 prev_p3= port_pins[3] & sfr->get(P3);
479 * Analyzing code and settig up instruction map
483 t_uc51::analyze(t_addr addr)
486 struct dis_entry *tabl;
488 code= get_mem(MEM_ROM, addr);
489 tabl= &(dis_tbl()[code]);
490 while (!inst_at(addr) &&
491 code != 0xa5 /* break point */)
494 switch (tabl->branch)
497 analyze((addr & 0xf800)|
498 ((get_mem(MEM_ROM, addr+1)&0x07)*256+
499 get_mem(MEM_ROM, addr+2)));
500 analyze(addr+tabl->length);
503 addr= (addr & 0xf800)|
504 ((get_mem(MEM_ROM, addr+1) & 0x07)*256 + get_mem(MEM_ROM, addr+2));
507 analyze(get_mem(MEM_ROM, addr+1)*256 + get_mem(MEM_ROM, addr+2));
508 analyze(addr+tabl->length);
511 addr= get_mem(MEM_ROM, addr+1)*256 + get_mem(MEM_ROM, addr+2);
513 case 'r': // reljmp (2nd byte)
514 analyze((addr + (signed char)(get_mem(MEM_ROM, addr+1))) &
516 analyze(addr+tabl->length);
518 case 'R': // reljmp (3rd byte)
520 (signed char)(get_mem(MEM_ROM, addr+2)))&(EROM_SIZE-1));
521 analyze(addr+tabl->length);
526 target= get_mem(MEM_ROM, addr+1);
528 addr= (addr+target)&(EROM_SIZE-1);
534 addr= (addr+tabl->length) & (EROM_SIZE - 1);
537 code= get_mem(MEM_ROM, addr);
538 tabl= &(dis_tbl()[code]);
544 * Inform hardware elements that `cycles' machine cycles have elapsed
548 t_uc51::tick(int cycles)
554 s_tr_tick+= (l= cycles * clock_per_cycle());
561 * Correcting direct address
563 * This function returns address of addressed element which can be an IRAM
568 t_uc51::get_direct(t_mem addr, t_addr *ev_i, t_addr *ev_s)
570 if (addr < SFR_START)
572 return(&(iram->umem8[*ev_i= addr]));
573 //return(&(MEM(MEM_IRAM)[*ev_i= addr]));
577 return(&(sfr->umem8[*ev_s= addr]));
578 //return(&(MEM(MEM_SFR)[*ev_s= addr]));
583 * Calculating address of indirectly addressed IRAM cell
584 * If CPU is 8051 and addr is over 127, it must be illegal!
588 t_uc51::get_indirect(uchar addr, int *res)
590 if (addr >= SFR_START)
594 return(&(iram->umem8[addr]));
595 //return(&(MEM(MEM_IRAM)[addr]));
600 * Calculating address of specified register cell in IRAM
604 t_uc51::get_reg(uchar regnum)
606 return(&(iram->umem8[(sfr->get(PSW) & (bmRS0|bmRS1)) |
608 //return(&(MEM(MEM_IRAM)[(sfr->get(PSW) & (bmRS0|bmRS1)) |
609 // (regnum & 0x07)]));
613 t_uc51::get_reg(uchar regnum, t_addr *event)
615 return(&(iram->umem8[*event= (sfr->get(PSW) & (bmRS0|bmRS1)) |
617 //return(&(MEM(MEM_IRAM)[*event= (sfr->get(PSW) & (bmRS0|bmRS1)) |
618 // (regnum & 0x07)]));
623 * Calculating address of IRAM or SFR cell which contains addressed bit
624 * Next function returns index of cell which contains addressed bit.
628 t_uc51::get_bit(uchar bitaddr)
632 return(&(iram->umem8[(bitaddr/8)+32]));
633 //return(&(MEM(MEM_IRAM)[(bitaddr/8)+32]));
635 return(&(iram->umem8[bitaddr & 0xf8]));
636 //return(&(MEM(MEM_SFR)[bitaddr & 0xf8]));
640 t_uc51::get_bit(uchar bitaddr, t_addr *ev_i, t_addr *ev_s)
644 return(&(iram->umem8[*ev_i= (bitaddr/8)+32]));
645 //return(&(MEM(MEM_IRAM)[*ev_i= (bitaddr/8)+32]));
647 return(&(sfr->umem8[*ev_s= bitaddr & 0xf8]));
648 //return(&(MEM(MEM_SFR)[*ev_s= bitaddr & 0xf8]));
652 t_uc51::get_bitidx(uchar bitaddr)
655 return((bitaddr/8)+32);
656 return(bitaddr & 0xf8);
661 * Processing write operation to IRAM
663 * It starts serial transmition if address is in SFR and it is
664 * SBUF. Effect on IE is also checked.
668 t_uc51::proc_write(uchar *addr)
670 if (addr == &((sfr->umem8)[SBUF]))
672 s_out= sfr->get(SBUF);
678 if (addr == &((sfr->umem8)[IE]))
683 t_uc51::proc_write_sp(uchar val)
687 sp_avg= (sp_avg+val)/2;
692 * Reading IRAM or SFR, but if address points to a port, it reads
693 * port pins instead of port latches
697 t_uc51::read(uchar *addr)
699 //if (addr == &(MEM(MEM_SFR)[P0]))
700 if (addr == &(sfr->umem8[P0]))
701 return(get_mem(MEM_SFR, P0) & port_pins[0]);
702 //if (addr == &(MEM(MEM_SFR)[P1]))
703 if (addr == &(sfr->umem8[P1]))
704 return(get_mem(MEM_SFR, P1) & port_pins[1]);
705 //if (addr == &(MEM(MEM_SFR)[P2]))
706 if (addr == &(sfr->umem8[P2]))
707 return(get_mem(MEM_SFR, P2) & port_pins[2]);
708 //if (addr == &(MEM(MEM_SFR)[P3]))
709 if (addr == &(sfr->umem8[P3]))
710 return(get_mem(MEM_SFR, P3) & port_pins[3]);
716 * Fetching one instruction and executing it
720 t_uc51::pre_inst(void)
722 event_at.wi= (t_addr)-1;
723 event_at.ri= (t_addr)-1;
724 event_at.wx= (t_addr)-1;
725 event_at.rx= (t_addr)-1;
726 event_at.ws= (t_addr)-1;
727 event_at.rs= (t_addr)-1;
728 event_at.rc= (t_addr)-1;
732 t_uc51::exec_inst(void)
739 return(resBREAKPOINT);
743 case 0x00: res= inst_nop(code); break;
744 case 0x01: case 0x21: case 0x41: case 0x61:
745 case 0x81: case 0xa1: case 0xc1: case 0xe1:res=inst_ajmp_addr(code);break;
746 case 0x02: res= inst_ljmp(code); break;
747 case 0x03: res= inst_rr(code); break;
748 case 0x04: res= inst_inc_a(code); break;
749 case 0x05: res= inst_inc_addr(code); break;
750 case 0x06: case 0x07: res= inst_inc_$ri(code); break;
751 case 0x08: case 0x09: case 0x0a: case 0x0b:
752 case 0x0c: case 0x0d: case 0x0e: case 0x0f: res= inst_inc_rn(code); break;
753 case 0x10: res= inst_jbc_bit_addr(code); break;
754 case 0x11: case 0x31: case 0x51: case 0x71:
755 case 0x91: case 0xb1: case 0xd1: case 0xf1:res=inst_acall_addr(code);break;
756 case 0x12: res= inst_lcall(code, 0); break;
757 case 0x13: res= inst_rrc(code); break;
758 case 0x14: res= inst_dec_a(code); break;
759 case 0x15: res= inst_dec_addr(code); break;
760 case 0x16: case 0x17: res= inst_dec_$ri(code); break;
761 case 0x18: case 0x19: case 0x1a: case 0x1b:
762 case 0x1c: case 0x1d: case 0x1e: case 0x1f: res= inst_dec_rn(code); break;
763 case 0x20: res= inst_jb_bit_addr(code); break;
764 case 0x22: res= inst_ret(code); break;
765 case 0x23: res= inst_rl(code); break;
766 case 0x24: res= inst_add_a_$data(code); break;
767 case 0x25: res= inst_add_a_addr(code); break;
768 case 0x26: case 0x27: res= inst_add_a_$ri(code); break;
769 case 0x28: case 0x29: case 0x2a: case 0x2b:
770 case 0x2c: case 0x2d: case 0x2e: case 0x2f:res= inst_add_a_rn(code);break;
771 case 0x30: res= inst_jnb_bit_addr(code); break;
772 case 0x32: res= inst_reti(code); break;
773 case 0x33: res= inst_rlc(code); break;
774 case 0x34: res= inst_addc_a_$data(code); break;
775 case 0x35: res= inst_addc_a_addr(code); break;
776 case 0x36: case 0x37: res= inst_addc_a_$ri(code); break;
777 case 0x38: case 0x39: case 0x3a: case 0x3b:
778 case 0x3c: case 0x3d: case 0x3e: case 0x3f:res= inst_addc_a_rn(code);break;
779 case 0x40: res= inst_jc_addr(code); break;
780 case 0x42: res= inst_orl_addr_a(code); break;
781 case 0x43: res= inst_orl_addr_$data(code); break;
782 case 0x44: res= inst_orl_a_$data(code); break;
783 case 0x45: res= inst_orl_a_addr(code); break;
784 case 0x46: case 0x47: res= inst_orl_a_$ri(code); break;
785 case 0x48: case 0x49: case 0x4a: case 0x4b:
786 case 0x4c: case 0x4d: case 0x4e: case 0x4f: res= inst_orl_a_rn(code);break;
787 case 0x50: res= inst_jnc_addr(code); break;
788 case 0x52: res= inst_anl_addr_a(code); break;
789 case 0x53: res= inst_anl_addr_$data(code); break;
790 case 0x54: res= inst_anl_a_$data(code); break;
791 case 0x55: res= inst_anl_a_addr(code); break;
792 case 0x56: case 0x57: res= inst_anl_a_$ri(code); break;
793 case 0x58: case 0x59: case 0x5a: case 0x5b:
794 case 0x5c: case 0x5d: case 0x5e: case 0x5f: res= inst_anl_a_rn(code);break;
795 case 0x60: res= inst_jz_addr(code); break;
796 case 0x62: res= inst_xrl_addr_a(code); break;
797 case 0x63: res= inst_xrl_addr_$data(code); break;
798 case 0x64: res= inst_xrl_a_$data(code); break;
799 case 0x65: res= inst_xrl_a_addr(code); break;
800 case 0x66: case 0x67: res= inst_xrl_a_$ri(code); break;
801 case 0x68: case 0x69: case 0x6a: case 0x6b:
802 case 0x6c: case 0x6d: case 0x6e: case 0x6f: res= inst_xrl_a_rn(code);break;
803 case 0x70: res= inst_jnz_addr(code); break;
804 case 0x72: res= inst_orl_c_bit(code); break;
805 case 0x73: res= inst_jmp_$a_dptr(code); break;
806 case 0x74: res= inst_mov_a_$data(code); break;
807 case 0x75: res= inst_mov_addr_$data(code); break;
808 case 0x76: case 0x77: res= inst_mov_$ri_$data(code); break;
809 case 0x78: case 0x79: case 0x7a: case 0x7b: case 0x7c:
810 case 0x7d: case 0x7e: case 0x7f: res=inst_mov_rn_$data(code); break;
811 case 0x80: res= inst_sjmp(code); break;
812 case 0x82: res= inst_anl_c_bit(code); break;
813 case 0x83: res= inst_movc_a_$a_pc(code); break;
814 case 0x84: res= inst_div_ab(code); break;
815 case 0x85: res= inst_mov_addr_addr(code); break;
816 case 0x86: case 0x87: res= inst_mov_addr_$ri(code); break;
817 case 0x88: case 0x89: case 0x8a: case 0x8b:
818 case 0x8c: case 0x8d: case 0x8e: case 0x8f:res=inst_mov_addr_rn(code);break;
819 case 0x90: res= inst_mov_dptr_$data(code); break;
820 case 0x92: res= inst_mov_bit_c(code); break;
821 case 0x93: res= inst_movc_a_$a_dptr(code); break;
822 case 0x94: res= inst_subb_a_$data(code); break;
823 case 0x95: res= inst_subb_a_addr(code); break;
824 case 0x96: case 0x97: res= inst_subb_a_$ri(code); break;
825 case 0x98: case 0x99: case 0x9a: case 0x9b:
826 case 0x9c: case 0x9d: case 0x9e: case 0x9f:res= inst_subb_a_rn(code);break;
827 case 0xa2: res= inst_mov_c_bit(code); break;
828 case 0xa3: res= inst_inc_dptr(code); break;
829 case 0xa4: res= inst_mul_ab(code); break;
830 case 0xa5: res= inst_unknown(code); break;
831 case 0xa6: case 0xa7: res= inst_mov_$ri_addr(code); break;
832 case 0xa8: case 0xa9: case 0xaa: case 0xab:
833 case 0xac: case 0xad: case 0xae: case 0xaf:res=inst_mov_rn_addr(code);break;
834 case 0xb0: res= inst_anl_c_$bit(code); break;
835 case 0xb2: res= inst_cpl_bit(code); break;
836 case 0xb3: res= inst_cpl_c(code); break;
837 case 0xb4: res= inst_cjne_a_$data_addr(code); break;
838 case 0xb5: res= inst_cjne_a_addr_addr(code); break;
839 case 0xb6: case 0xb7: res= inst_cjne_$ri_$data_addr(code); break;
840 case 0xb8: case 0xb9: case 0xba: case 0xbb: case 0xbc:
841 case 0xbd: case 0xbe: case 0xbf: res=inst_cjne_rn_$data_addr(code); break;
842 case 0xc0: res= inst_push(code); break;
843 case 0xc2: res= inst_clr_bit(code); break;
844 case 0xc3: res= inst_clr_c(code); break;
845 case 0xc4: res= inst_swap(code); break;
846 case 0xc5: res= inst_xch_a_addr(code); break;
847 case 0xc6: case 0xc7: res= inst_xch_a_$ri(code); break;
848 case 0xc8: case 0xc9: case 0xca: case 0xcb:
849 case 0xcc: case 0xcd: case 0xce: case 0xcf: res= inst_xch_a_rn(code);break;
850 case 0xd0: res= inst_pop(code); break;
851 case 0xd2: res= inst_setb_bit(code); break;
852 case 0xd3: res= inst_setb_c(code); break;
853 case 0xd4: res= inst_da_a(code); break;
854 case 0xd5: res= inst_djnz_addr_addr(code); break;
855 case 0xd6: case 0xd7: res= inst_xchd_a_$ri(code); break;
856 case 0xd8: case 0xd9: case 0xda: case 0xdb: case 0xdc:
857 case 0xdd: case 0xde: case 0xdf: res=inst_djnz_rn_addr(code); break;
858 case 0xe0: res= inst_movx_a_$dptr(code); break;
859 case 0xe2: case 0xe3: res= inst_movx_a_$ri(code); break;
860 case 0xe4: res= inst_clr_a(code); break;
861 case 0xe5: res= inst_mov_a_addr(code); break;
862 case 0xe6: case 0xe7: res= inst_mov_a_$ri(code); break;
863 case 0xe8: case 0xe9: case 0xea: case 0xeb:
864 case 0xec: case 0xed: case 0xee: case 0xef: res= inst_mov_a_rn(code);break;
865 case 0xf0: res= inst_movx_$dptr_a(code); break;
866 case 0xf2: case 0xf3: res= inst_movx_$ri_a(code); break;
867 case 0xf4: res= inst_cpl_a(code); break;
868 case 0xf5: res= inst_mov_addr_a(code); break;
869 case 0xf6: case 0xf7: res= inst_mov_$ri_a(code); break;
870 case 0xf8: case 0xf9: case 0xfa: case 0xfb:
871 case 0xfc: case 0xfd: case 0xfe: case 0xff: res= inst_mov_rn_a(code);break;
873 res= inst_unknown(code);
882 * Simulating execution of next instruction
884 * This is an endless loop if requested number of steps is negative.
885 * In this case execution is stopped if an instruction results other
886 * status than GO. Execution can be stopped if `cmd_in' is not NULL
887 * and there is input available on that file. It is usefull if the
888 * command console is on a terminal. If input is available then a
889 * complete line is read and dropped out because input is buffered
890 * (inp_avail will be TRUE if ENTER is pressed) and it can confuse
891 * command interepter.
895 t_uc51::do_inst(int step)
898 while ((result == resGO) &&
911 result= check_events();
915 // tick hw in idle state
922 if ((res= do_interrupt()) != resGO)
928 ((ticks->ticks % 100000) < 50))
930 if (sim->app->get_commander()->input_avail_on_frozen())
935 if (sim->app->get_commander()->input_avail())
938 if (((result == resINTERRUPT) &&
948 //FIXME: tick outsiders eg. watchdog
949 if (sim->app->get_commander()->input_avail_on_frozen())
951 //fprintf(stderr,"uc: inp avail in PD mode, user stop\n");
960 t_uc51::post_inst(void)
962 uint tcon= sfr->get(TCON);
963 uint p3= sfr->get(P3);
967 // Read of SBUF must be serial input data
968 sfr->set(SBUF, s_in);
970 // Setting up external interrupt request bits (IEx)
973 // IE0 edge triggered
974 if ((prev_p3 & bm_INT0) &&
975 !(p3 & port_pins[3] & bm_INT0))
976 // falling edge on INT0
978 sim->app->get_commander()->
979 debug("%g sec (%d clks): Falling edge detected on INT0 (P3.2)\n",
980 get_rtime(), ticks->ticks);
981 sfr->set_bit1(TCON, bmIE0);
986 // IE0 level triggered
987 if (p3 & port_pins[3] & bm_INT0)
988 sfr->set_bit0(TCON, bmIE0);
990 sfr->set_bit1(TCON, bmIE0);
994 // IE1 edge triggered
995 if ((prev_p3 & bm_INT1) &&
996 !(p3 & port_pins[3] & bm_INT1))
997 // falling edge on INT1
998 sfr->set_bit1(TCON, bmIE1);
1002 // IE1 level triggered
1003 if (p3 & port_pins[3] & bm_INT1)
1004 sfr->set_bit0(TCON, bmIE1);
1006 sfr->set_bit1(TCON, bmIE1);
1008 prev_p3= p3 & port_pins[3];
1009 prev_p1= p3 & port_pins[1];
1014 * Setting up parity flag
1018 t_uc51::set_p_flag(void)
1026 for (i= 0; i < 8; i++)
1032 SET_BIT(p, PSW, bmP);
1036 * Simulating hardware elements
1040 t_uc51::do_hardware(int cycles)
1044 if ((res= do_timers(cycles)) != resGO)
1046 if ((res= do_serial(cycles)) != resGO)
1048 return(do_wdt(cycles));
1057 t_uc51::serial_bit_cnt(int mode)
1059 int /*mode,*/ divby= 12;
1060 int *tr_src= 0, *rec_src= 0;
1062 //mode= sfr->get(SCON) >> 6;
1067 tr_src = &s_tr_tick;
1068 rec_src= &s_rec_tick;
1072 divby = (sfr->get(PCON)&bmSMOD)?16:32;
1077 divby = (sfr->get(PCON)&bmSMOD)?16:32;
1078 tr_src = &s_tr_tick;
1079 rec_src= &s_rec_tick;
1084 while (*tr_src >= divby)
1092 while (*rec_src >= divby)
1103 * Simulating serial line
1107 t_uc51::do_serial(int cycles)
1111 uint scon= sfr->get(SCON);
1127 serial_bit_cnt(mode);
1131 s_sending= DD_FALSE;
1132 sfr->set_bit1(SCON, bmTI);
1135 putc(s_out, serial_out);
1140 if ((scon & bmREN) &&
1144 fd_set set; static struct timeval timeout= {0,0};
1146 FD_SET(fileno(serial_in), &set);
1147 int i= select(fileno(serial_in)+1, &set, NULL, NULL, &timeout);
1149 FD_ISSET(fileno(serial_in), &set))
1151 s_receiving= DD_TRUE;
1153 s_rec_tick= s_rec_t1= 0;
1157 (s_rec_bit >= bits))
1159 if (::read(fileno(serial_in), &c, 1) == 1)
1162 sfr->set(SBUF, s_in);
1165 s_receiving= DD_FALSE;
1172 t_uc51::received(int c)
1174 sfr->set_bit1(SCON, bmRI);
1183 t_uc51::do_timers(int cycles)
1187 if ((res= do_timer0(cycles)) != resGO)
1189 return(do_timer1(cycles));
1194 * Simulating timer 0
1198 t_uc51::do_timer0(int cycles)
1200 uint tmod= sfr->get(TMOD);
1201 uint tcon= sfr->get(TCON);
1202 uint p3= sfr->get(P3);
1204 if (((tmod & bmGATE0) &&
1205 (p3 & port_pins[3] & bm_INT0)) ||
1208 if (!(tmod & bmC_T0) ||
1209 ((prev_p3 & bmT0) &&
1210 !(p3 & port_pins[3] & bmT0)))
1212 if (!(tmod & bmM00) &&
1219 // mod 0, TH= 8 bit t/c, TL= 5 bit precounter
1220 //(MEM(MEM_SFR)[TL0])++;
1222 if ((sfr->get(TL0) & 0x1f) == 0)
1224 //sfr->set_bit0(TL0, ~0x1f);
1226 if (!/*++(MEM(MEM_SFR)[TH0])*/sfr->add(TH0, 1))
1228 sfr->set_bit1(TCON, bmTF0);
1234 else if ((tmod & bmM00) &&
1241 // mod 1 TH+TL= 16 bit t/c
1242 if (!/*++(MEM(MEM_SFR)[TL0])*/sfr->add(TL0, 1))
1244 if (!/*++(MEM(MEM_SFR)[TH0])*/sfr->add(TH0, 1))
1246 sfr->set_bit1(TCON, bmTF0);
1252 else if (!(tmod & bmM00) &&
1259 // mod 2 TL= 8 bit t/c auto reload from TH
1260 if (!/*++(MEM(MEM_SFR)[TL0])*/sfr->add(TL0, 1))
1262 sfr->set(TL0, sfr->get(TH0));
1263 sfr->set_bit1(TCON, bmTF0);
1270 // mod 3 TL= 8 bit t/c
1271 // TH= 8 bit timer controlled with T1's bits
1272 if (!/*++(MEM(MEM_SFR)[TL0])*/sfr->add(TL0, 1))
1274 sfr->set_bit1(TCON, bmTF0);
1280 if ((tmod & bmM00) &&
1283 if (((tmod & bmGATE1) &&
1284 (p3 & port_pins[3] & bm_INT1)) ||
1287 if (!/*++(MEM(MEM_SFR)[TH0])*/sfr->add(TH0, 1))
1289 sfr->set_bit1(TCON, bmTF1);
1300 * Called every time when T0 overflows
1304 t_uc51::t0_overflow(void)
1311 * Simulating timer 1
1315 t_uc51::do_timer1(int cycles)
1317 uint tmod= sfr->get(TMOD);
1318 uint tcon= sfr->get(TCON);
1319 uint p3= sfr->get(P3);
1321 if (((tmod & bmGATE1) &&
1322 (p3 & port_pins[3] & bm_INT1)) ||
1325 if (!(tmod & bmC_T1) ||
1326 ((prev_p3 & bmT1) &&
1327 !(p3 & port_pins[3] & bmT1)))
1329 if (!(tmod & bmM01) &&
1336 // mod 0, TH= 8 bit t/c, TL= 5 bit precounter
1337 if (/*++(MEM(MEM_SFR)[TL1])*/(sfr->add(TL1, 1) & 0x1f) == 0)
1339 //sfr->set_bit0(TL1, ~0x1f);
1341 if (!/*++(MEM(MEM_SFR)[TH1])*/sfr->add(TH1, 1))
1343 sfr->set_bit1(TCON, bmTF1);
1350 else if ((tmod & bmM01) &&
1357 // mod 1 TH+TL= 16 bit t/c
1358 if (!/*++(MEM(MEM_SFR)[TL1])*/sfr->add(TL1, 1))
1359 if (!/*++(MEM(MEM_SFR)[TH1])*/sfr->add(TH1, 1))
1361 sfr->set_bit1(TCON, bmTF1);
1367 else if (!(tmod & bmM01) &&
1374 // mod 2 TL= 8 bit t/c auto reload from TH
1375 if (!/*++(MEM(MEM_SFR)[TL1])*/sfr->add(TL1, 1))
1377 sfr->set(TL1, sfr->get(TH1));
1378 sfr->set_bit1(TCON, bmTF1);
1394 * Abstract method to handle WDT
1398 t_uc51::do_wdt(int cycles)
1405 * Checking for interrupt requests and accept one if needed
1409 t_uc51::do_interrupt(void)
1418 if (!((ie= sfr->get(IE)) & bmEA))
1420 class it_level *il= (class it_level *)(it_levels->top()), *IL= 0;
1421 for (i= 0; i < it_sources->count; i++)
1423 class cl_it_src *is= (class cl_it_src *)(it_sources->at(i));
1424 if (is->is_active() &&
1425 (ie & is->ie_mask) &&
1426 (sfr->get(is->src_reg) & is->src_mask))
1428 int pr= it_priority(is->ie_mask);
1429 if (il->level >= 0 &&
1432 if (state == stIDLE)
1435 sfr->set_bit0(PCON, bmIDL);
1440 sfr->set_bit0(is->src_reg, is->src_mask);
1441 sim->app->get_commander()->
1442 debug("%g sec (%d clks): Accepting interrupt `%s' PC= 0x%06x\n",
1443 get_rtime(), ticks->ticks, is->name, PC);
1444 IL= new it_level(pr, is->addr, PC, is);
1445 return(accept_it(IL));
1452 t_uc51::it_priority(uchar ie_mask)
1454 if (sfr->get(IP) & ie_mask)
1461 * Accept an interrupt
1465 t_uc51::accept_it(class it_level *il)
1468 sfr->set_bit0(PCON, bmIDL);
1469 it_levels->push(il);
1471 int res= inst_lcall(0, il->addr);
1475 return(resINTERRUPT);
1480 * Checking if Idle or PowerDown mode should be activated
1484 t_uc51::idle_pd(void)
1486 uint pcon= sfr->get(PCON);
1488 if (technology != CPU_CMOS)
1492 if (state != stIDLE)
1493 sim->app->get_commander()->
1494 debug("%g sec (%d clks): CPU in Idle mode\n",
1495 get_rtime(), ticks->ticks);
1502 sim->app->get_commander()->
1503 debug("%g sec (%d clks): CPU in PowerDown mode\n",
1504 get_rtime(), ticks->ticks);
1512 * Checking if EVENT break happened
1516 t_uc51::check_events(void)
1519 class cl_ev_brk *eb;
1523 for (i= 0; i < ebrk->count; i++)
1525 eb= (class cl_ev_brk *)(ebrk->at(i));
1526 if (eb->match(&event_at))
1527 return(resBREAKPOINT);
1534 * Simulating an unknown instruction
1536 * Normally this function is called for unimplemented instructions, because
1537 * every instruction must be known!
1541 t_uc51::inst_unknown(uchar code)
1544 if (1)//debug)// && sim->cmd_out())
1545 sim->app->get_commander()->
1546 debug("Unknown instruction %02x at %06x\n", code, PC);
1556 t_uc51::inst_nop(uchar code)
1567 t_uc51::inst_clr_a(uchar code)
1571 sfr->write(ACC, &d);
1581 t_uc51::inst_swap(uchar code)
1585 temp= (sfr->read(ACC) >> 4) & 0x0f;
1586 sfr->set(ACC, (sfr->get(ACC) << 4) | temp);
1591 /* End of s51.src/uc51.cc */