1 /* Register definitions for pic12f629.
2 * This file was automatically generated by:
4 * Copyright (c) 2002, Kevin L. Pauba, All Rights Reserved
8 __data __at (INDF_ADDR) volatile char INDF;
9 __sfr __at (TMR0_ADDR) TMR0;
10 __data __at (PCL_ADDR) volatile char PCL;
11 __sfr __at (STATUS_ADDR) STATUS;
12 __sfr __at (FSR_ADDR) FSR;
13 __sfr __at (GPIO_ADDR) GPIO;
14 __sfr __at (PCLATH_ADDR) PCLATH;
15 __sfr __at (INTCON_ADDR) INTCON;
16 __sfr __at (PIR1_ADDR) PIR1;
17 __sfr __at (TMR1L_ADDR) TMR1L;
18 __sfr __at (TMR1H_ADDR) TMR1H;
19 __sfr __at (T1CON_ADDR) T1CON;
20 __sfr __at (CMCON_ADDR) CMCON;
21 __sfr __at (OPTION_REG_ADDR) OPTION_REG;
22 __sfr __at (TRISIO_ADDR) TRISIO;
23 __sfr __at (PIE1_ADDR) PIE1;
24 __sfr __at (PCON_ADDR) PCON;
25 __sfr __at (OSCCAL_ADDR) OSCCAL;
26 __sfr __at (WPU_ADDR) WPU;
27 __sfr __at (IOCB_ADDR) IOCB;
28 __sfr __at (IOC_ADDR) IOC;
29 __sfr __at (VRCON_ADDR) VRCON;
30 __sfr __at (EEDATA_ADDR) EEDATA;
31 __sfr __at (EEDAT_ADDR) EEDAT;
32 __sfr __at (EEADR_ADDR) EEADR;
33 __sfr __at (EECON1_ADDR) EECON1;
34 __sfr __at (EECON2_ADDR) EECON2;
37 // bitfield definitions
39 volatile __CMCON_bits_t __at(CMCON_ADDR) CMCON_bits;
40 volatile __GPIO_bits_t __at(GPIO_ADDR) GPIO_bits;
41 volatile __INTCON_bits_t __at(INTCON_ADDR) INTCON_bits;
42 volatile __IOC_bits_t __at(IOC_ADDR) IOC_bits;
43 volatile __IOCB_bits_t __at(IOCB_ADDR) IOCB_bits;
44 volatile __OPTION_REG_bits_t __at(OPTION_REG_ADDR) OPTION_REG_bits;
45 volatile __OSCCAL_bits_t __at(OSCCAL_ADDR) OSCCAL_bits;
46 volatile __PCON_bits_t __at(PCON_ADDR) PCON_bits;
47 volatile __PIE1_bits_t __at(PIE1_ADDR) PIE1_bits;
48 volatile __PIR1_bits_t __at(PIR1_ADDR) PIR1_bits;
49 volatile __STATUS_bits_t __at(STATUS_ADDR) STATUS_bits;
50 volatile __T1CON_bits_t __at(T1CON_ADDR) T1CON_bits;
51 volatile __VRCON_bits_t __at(VRCON_ADDR) VRCON_bits;