2 * pic18f4523.h - device specific declarations
4 * This file is part of the GNU PIC library for SDCC,
5 * originally devised by Vangelis Rokas <vrokas AT otenet.gr>
7 * It has been automatically generated by inc2h-pic16.pl,
8 * (c) 2007 by Raphael Neider <rneider AT web.de>
11 #ifndef __PIC18F4523_H__
12 #define __PIC18F4523_H__ 1
17 #define __CONFIG1H 0x300001
18 #define __CONFIG2L 0x300002
19 #define __CONFIG2H 0x300003
20 #define __CONFIG3H 0x300005
21 #define __CONFIG4L 0x300006
22 #define __CONFIG5L 0x300008
23 #define __CONFIG5H 0x300009
24 #define __CONFIG6L 0x30000A
25 #define __CONFIG6H 0x30000B
26 #define __CONFIG7L 0x30000C
27 #define __CONFIG7H 0x30000D
30 #define _OSC_LP_1H 0xF0 // LP oscillator
31 #define _OSC_XT_1H 0xF1 // XT oscillator
32 #define _OSC_HS_1H 0xF2 // HS oscillator
33 #define _OSC_RC_1H 0xF3 // External RC oscillator, CLKO function on RA6
34 #define _OSC_EC_1H 0xF4 // EC oscillator, CLKO function on RA6
35 #define _OSC_ECIO6_1H 0xF5 // EC oscillator, port function on RA6
36 #define _OSC_HSPLL_1H 0xF6 // HS oscillator, PLL enabled (Clock Frequency = 4 x FOSC1)
37 #define _OSC_RCIO6_1H 0xF7 // External RC oscillator, port function on RA6
38 #define _OSC_INTIO67_1H 0xF8 // Internal oscillator block, port function on RA6 and RA7
39 #define _OSC_INTIO7_1H 0xF9 // Internal oscillator block, CLKO function on RA6, port function on RA7
40 #define _FCMEN_OFF_1H 0xBF // Fail-Safe Clock Monitor disabled
41 #define _FCMEN_ON_1H 0xFF // Fail-Safe Clock Monitor enabled
42 #define _IESO_OFF_1H 0x7F // Oscillator Switchover mode disabled
43 #define _IESO_ON_1H 0xFF // Oscillator Switchover mode enabled
46 #define _PWRT_ON_2L 0xFE // PWRT enabled
47 #define _PWRT_OFF_2L 0xFF // PWRT disabled
48 #define _BOREN_OFF_2L 0xF9 // Brown-out Reset disabled in hardware and software
49 #define _BOREN_ON_2L 0xFB // Brown-out Reset enabled and controlled by software (SBOREN is enabled)
50 #define _BOREN_NOSLP_2L 0xFD // Brown-out Reset enabled in hardware only and disabled in Sleep mode (SBOREN is disabled)
51 #define _BOREN_SBORDIS_2L 0xFF // Brown-out Reset enabled in hardware only (SBOREN is disabled)
52 #define _BORV_0_2L 0xE7 // Maximum setting
53 #define _BORV_1_2L 0xEF //
54 #define _BORV_2_2L 0xF7 //
55 #define _BORV_3_2L 0xFF // Minimum setting
58 #define _WDT_OFF_2H 0xFE // WDT disabled (control is placed on the SWDTEN bit)
59 #define _WDT_ON_2H 0xFF // WDT enabled
60 #define _WDTPS_1_2H 0xE1 // 1:1
61 #define _WDTPS_2_2H 0xE3 // 1:2
62 #define _WDTPS_4_2H 0xE5 // 1:4
63 #define _WDTPS_8_2H 0xE7 // 1:8
64 #define _WDTPS_16_2H 0xE9 // 1:16
65 #define _WDTPS_32_2H 0xEB // 1:32
66 #define _WDTPS_64_2H 0xED // 1:64
67 #define _WDTPS_128_2H 0xEF // 1:128
68 #define _WDTPS_256_2H 0xF1 // 1:256
69 #define _WDTPS_512_2H 0xF3 // 1:512
70 #define _WDTPS_1024_2H 0xF5 // 1:1024
71 #define _WDTPS_2048_2H 0xF7 // 1:2048
72 #define _WDTPS_4096_2H 0xF9 // 1:4096
73 #define _WDTPS_8192_2H 0xFB // 1:8192
74 #define _WDTPS_16384_2H 0xFD // 1:16384
75 #define _WDTPS_32768_2H 0xFF // 1:32768
78 #define _MCLRE_OFF_3H 0x7F // RE3 input pin enabled; MCLR disabled
79 #define _MCLRE_ON_3H 0xFF // MCLR pin enabled; RE3 input pin disabled
80 #define _LPT1OSC_OFF_3H 0xFB // Timer1 configured for higher power operation
81 #define _LPT1OSC_ON_3H 0xFF // Timer1 configured for low-power operation
82 #define _PBADEN_OFF_3H 0xFD // PORTB<4:0> pins are configured as digital I/O on Reset
83 #define _PBADEN_ON_3H 0xFF // PORTB<4:0> pins are configured as analog input channels on Reset
84 #define _CCP2MX_PORTB_3H 0xFE // CCP2 input/output is multiplexed with RB3
85 #define _CCP2MX_PORTC_3H 0xFF // CCP2 input/output is multiplexed with RC1
88 #define _STVREN_OFF_4L 0xFE // Stack full/underflow will not cause Reset
89 #define _STVREN_ON_4L 0xFF // Stack full/underflow will cause Reset
90 #define _LVP_OFF_4L 0xFB // Disabled
91 #define _LVP_ON_4L 0xFF // Enabled
92 #define _XINST_OFF_4L 0xBF // Instruction set extension and Indexed Addressing mode disabled (Legacy mode)
93 #define _XINST_ON_4L 0xFF // Instruction set extension and Indexed Addressing mode enabled
94 #define _DEBUG_ON_4L 0x7F // Background debugger enabled, RB6 and RB7 are dedicated to In-Circuit Debug
95 #define _DEBUG_OFF_4L 0xFF // Background debugger disabled, RB6 and RB7 configured as general purpose I/O pins
98 #define _CP0_ON_5L 0xFE // Block 0 (000800-001FFFh) code-protected
99 #define _CP0_OFF_5L 0xFF // Block 0 (000800-001FFFh) not code-protected
100 #define _CP1_ON_5L 0xFD // Block 1 (002000-003FFFh) code-protected
101 #define _CP1_OFF_5L 0xFF // Block 1 (002000-003FFFh) not code-protected
102 #define _CP2_ON_5L 0xFB // Block 2 (004000-005FFFh) code-protected
103 #define _CP2_OFF_5L 0xFF // Block 2 (004000-005FFFh) not code-protected
104 #define _CP3_ON_5L 0xF7 // Block 3 (006000-007FFFh) code-protected
105 #define _CP3_OFF_5L 0xFF // Block 3 (006000-007FFFh) not code-protected
108 #define _CPB_ON_5H 0xBF // Boot block (000000-0007FFh) code-protected
109 #define _CPB_OFF_5H 0xFF // Boot block (000000-0007FFh) not code-protected
110 #define _CPD_ON_5H 0x7F // Data EEPROM code-protected
111 #define _CPD_OFF_5H 0xFF // Data EEPROM not code-protected
114 #define _WRT0_ON_6L 0xFE // Block 0 (000800-001FFFh) write-protected
115 #define _WRT0_OFF_6L 0xFF // Block 0 (000800-001FFFh) not write-protected
116 #define _WRT1_ON_6L 0xFD // Block 1 (002000-003FFFh) write-protected
117 #define _WRT1_OFF_6L 0xFF // Block 1 (002000-003FFFh) not write-protected
118 #define _WRT2_ON_6L 0xFB // Block 2 (004000-005FFFh) write-protected
119 #define _WRT2_OFF_6L 0xFF // Block 2 (004000-005FFFh) not write-protected
120 #define _WRT3_ON_6L 0xF7 // Block 3 (006000-007FFFh) write-protected
121 #define _WRT3_OFF_6L 0xFF // Block 3 (006000-007FFFh) not write-protected
124 #define _WRTB_ON_6H 0xBF // Boot block (000000-0007FFh) write-protected
125 #define _WRTB_OFF_6H 0xFF // Boot block (000000-0007FFh) not write-protected
126 #define _WRTC_ON_6H 0xDF // Configuration registers (300000-3000FFh) write-protected
127 #define _WRTC_OFF_6H 0xFF // Configuration registers (300000-3000FFh) not write-protected
128 #define _WRTD_ON_6H 0x7F // Data EEPROM write-protected
129 #define _WRTD_OFF_6H 0xFF // Data EEPROM not write-protected
132 #define _EBTR0_ON_7L 0xFE // Block 0 (000800-001FFFh) protected from table reads executed in other blocks
133 #define _EBTR0_OFF_7L 0xFF // Block 0 (000800-001FFFh) not protected from table reads executed in other blocks
134 #define _EBTR1_ON_7L 0xFD // Block 1 (002000-003FFFh) protected from table reads executed in other blocks
135 #define _EBTR1_OFF_7L 0xFF // Block 1 (002000-003FFFh) not protected from table reads executed in other blocks
136 #define _EBTR2_ON_7L 0xFB // Block 2 (004000-005FFFh) protected from table reads executed in other blocks
137 #define _EBTR2_OFF_7L 0xFF // Block 2 (004000-005FFFh) not protected from table reads executed in other blocks
138 #define _EBTR3_ON_7L 0xF7 // Block 3 (006000-007FFFh) protected from table reads executed in other blocks
139 #define _EBTR3_OFF_7L 0xFF // Block 3 (006000-007FFFh) not protected from table reads executed in other blocks
142 #define _EBTRB_ON_7H 0xBF // Boot block (000000-0007FFh) protected from table reads executed in other blocks
143 #define _EBTRB_OFF_7H 0xFF // Boot block (000000-0007FFh) not protected from table reads executed in other blocks
144 #define _DEVID1 0x3FFFFE
145 #define _DEVID2 0x3FFFFF
146 #define _IDLOC0 0x200000
147 #define _IDLOC1 0x200001
148 #define _IDLOC2 0x200002
149 #define _IDLOC3 0x200003
150 #define _IDLOC4 0x200004
151 #define _IDLOC5 0x200005
152 #define _IDLOC6 0x200006
153 #define _IDLOC7 0x200007
155 extern __sfr __at (0xF80) PORTA;
182 unsigned C1OUT_PORTA : 1;
223 unsigned C2OUT_PORTA : 1;
228 extern volatile __PORTAbits_t __at (0xF80) PORTAbits;
230 extern __sfr __at (0xF81) PORTB;
246 unsigned CCP2_PORTB : 1;
273 extern volatile __PORTBbits_t __at (0xF81) PORTBbits;
275 extern __sfr __at (0xF82) PORTC;
299 unsigned CCP2_PORTC : 1;
318 extern volatile __PORTCbits_t __at (0xF82) PORTCbits;
320 extern __sfr __at (0xF83) PORTD;
353 extern volatile __PORTDbits_t __at (0xF83) PORTDbits;
355 extern __sfr __at (0xF84) PORTE;
381 unsigned NOT_MCLR : 1;
398 extern volatile __PORTEbits_t __at (0xF84) PORTEbits;
400 extern __sfr __at (0xF89) LATA;
413 extern volatile __LATAbits_t __at (0xF89) LATAbits;
415 extern __sfr __at (0xF8A) LATB;
428 extern volatile __LATBbits_t __at (0xF8A) LATBbits;
430 extern __sfr __at (0xF8B) LATC;
443 extern volatile __LATCbits_t __at (0xF8B) LATCbits;
445 extern __sfr __at (0xF8C) LATD;
458 extern volatile __LATDbits_t __at (0xF8C) LATDbits;
460 extern __sfr __at (0xF8D) LATE;
473 extern volatile __LATEbits_t __at (0xF8D) LATEbits;
475 extern __sfr __at (0xF92) DDRA;
488 extern volatile __DDRAbits_t __at (0xF92) DDRAbits;
490 extern __sfr __at (0xF92) TRISA;
503 extern volatile __TRISAbits_t __at (0xF92) TRISAbits;
505 extern __sfr __at (0xF93) DDRB;
518 extern volatile __DDRBbits_t __at (0xF93) DDRBbits;
520 extern __sfr __at (0xF93) TRISB;
533 extern volatile __TRISBbits_t __at (0xF93) TRISBbits;
535 extern __sfr __at (0xF94) DDRC;
548 extern volatile __DDRCbits_t __at (0xF94) DDRCbits;
550 extern __sfr __at (0xF94) TRISC;
563 extern volatile __TRISCbits_t __at (0xF94) TRISCbits;
565 extern __sfr __at (0xF95) DDRD;
578 extern volatile __DDRDbits_t __at (0xF95) DDRDbits;
580 extern __sfr __at (0xF95) TRISD;
593 extern volatile __TRISDbits_t __at (0xF95) TRISDbits;
595 extern __sfr __at (0xF96) DDRE;
608 extern volatile __DDREbits_t __at (0xF96) DDREbits;
610 extern __sfr __at (0xF96) TRISE;
617 unsigned PSPMODE : 1;
623 extern volatile __TRISEbits_t __at (0xF96) TRISEbits;
625 extern __sfr __at (0xF9B) OSCTUNE;
638 extern volatile __OSCTUNEbits_t __at (0xF9B) OSCTUNEbits;
640 extern __sfr __at (0xF9D) PIE1;
653 extern volatile __PIE1bits_t __at (0xF9D) PIE1bits;
655 extern __sfr __at (0xF9E) PIR1;
668 extern volatile __PIR1bits_t __at (0xF9E) PIR1bits;
670 extern __sfr __at (0xF9F) IPR1;
683 extern volatile __IPR1bits_t __at (0xF9F) IPR1bits;
685 extern __sfr __at (0xFA0) PIE2;
708 extern volatile __PIE2bits_t __at (0xFA0) PIE2bits;
710 extern __sfr __at (0xFA1) PIR2;
733 extern volatile __PIR2bits_t __at (0xFA1) PIR2bits;
735 extern __sfr __at (0xFA2) IPR2;
758 extern volatile __IPR2bits_t __at (0xFA2) IPR2bits;
760 extern __sfr __at (0xFA6) EECON1;
773 extern volatile __EECON1bits_t __at (0xFA6) EECON1bits;
775 extern __sfr __at (0xFA7) EECON2;
777 extern __sfr __at (0xFA8) EEDATA;
779 extern __sfr __at (0xFA9) EEADR;
781 extern __sfr __at (0xFAB) RCSTA;
804 extern volatile __RCSTAbits_t __at (0xFAB) RCSTAbits;
806 extern __sfr __at (0xFAC) TXSTA;
819 extern volatile __TXSTAbits_t __at (0xFAC) TXSTAbits;
821 extern __sfr __at (0xFAD) TXREG;
823 extern __sfr __at (0xFAE) RCREG;
825 extern __sfr __at (0xFAF) SPBRG;
827 extern __sfr __at (0xFB0) SPBRGH;
829 extern __sfr __at (0xFB1) T3CON;
836 unsigned T3CKPS0 : 1;
837 unsigned T3CKPS1 : 1;
844 unsigned NOT_T3SYNC : 1;
852 extern volatile __T3CONbits_t __at (0xFB1) T3CONbits;
854 extern __sfr __at (0xFB2) TMR3L;
856 extern __sfr __at (0xFB3) TMR3H;
858 extern __sfr __at (0xFB4) CMCON;
867 unsigned C1OUT_CMCON : 1;
868 unsigned C2OUT_CMCON : 1;
871 extern volatile __CMCONbits_t __at (0xFB4) CMCONbits;
873 extern __sfr __at (0xFB5) CVRCON;
886 extern volatile __CVRCONbits_t __at (0xFB5) CVRCONbits;
888 extern __sfr __at (0xFB6) ECCP1AS;
895 unsigned ECCPAS0 : 1;
896 unsigned ECCPAS1 : 1;
897 unsigned ECCPAS2 : 1;
898 unsigned ECCPASE : 1;
901 extern volatile __ECCP1ASbits_t __at (0xFB6) ECCP1ASbits;
903 extern __sfr __at (0xFB7) PWM1CON;
916 extern volatile __PWM1CONbits_t __at (0xFB7) PWM1CONbits;
918 extern __sfr __at (0xFB8) BAUDCON;
941 extern volatile __BAUDCONbits_t __at (0xFB8) BAUDCONbits;
943 extern __sfr __at (0xFB8) BAUDCTL;
966 extern volatile __BAUDCTLbits_t __at (0xFB8) BAUDCTLbits;
968 extern __sfr __at (0xFBA) CCP2CON;
991 extern volatile __CCP2CONbits_t __at (0xFBA) CCP2CONbits;
993 extern __sfr __at (0xFBB) CCPR2;
995 extern __sfr __at (0xFBB) CCPR2L;
997 extern __sfr __at (0xFBC) CCPR2H;
999 extern __sfr __at (0xFBD) CCP1CON;
1002 unsigned CCP1M0 : 1;
1003 unsigned CCP1M1 : 1;
1004 unsigned CCP1M2 : 1;
1005 unsigned CCP1M3 : 1;
1022 extern volatile __CCP1CONbits_t __at (0xFBD) CCP1CONbits;
1024 extern __sfr __at (0xFBE) CCPR1;
1026 extern __sfr __at (0xFBE) CCPR1L;
1028 extern __sfr __at (0xFBF) CCPR1H;
1030 extern __sfr __at (0xFC0) ADCON2;
1043 extern volatile __ADCON2bits_t __at (0xFC0) ADCON2bits;
1045 extern __sfr __at (0xFC1) ADCON1;
1058 extern volatile __ADCON1bits_t __at (0xFC1) ADCON1bits;
1060 extern __sfr __at (0xFC2) ADCON0;
1084 unsigned NOT_DONE : 1;
1094 unsigned GO_DONE : 1;
1103 extern volatile __ADCON0bits_t __at (0xFC2) ADCON0bits;
1105 extern __sfr __at (0xFC3) ADRES;
1107 extern __sfr __at (0xFC3) ADRESL;
1109 extern __sfr __at (0xFC4) ADRESH;
1111 extern __sfr __at (0xFC5) SSPCON2;
1120 unsigned ACKSTAT : 1;
1125 unsigned ADMSK1 : 1;
1126 unsigned ADMSK2 : 1;
1127 unsigned ADMSK3 : 1;
1128 unsigned ADMSK4 : 1;
1129 unsigned ADMSK5 : 1;
1134 extern volatile __SSPCON2bits_t __at (0xFC5) SSPCON2bits;
1136 extern __sfr __at (0xFC6) SSPCON1;
1149 extern volatile __SSPCON1bits_t __at (0xFC6) SSPCON1bits;
1151 extern __sfr __at (0xFC7) SSPSTAT;
1186 unsigned NOT_WRITE : 1;
1189 unsigned NOT_ADDRESS : 1;
1194 extern volatile __SSPSTATbits_t __at (0xFC7) SSPSTATbits;
1196 extern __sfr __at (0xFC8) SSPADD;
1198 extern __sfr __at (0xFC9) SSPBUF;
1200 extern __sfr __at (0xFCA) T2CON;
1203 unsigned T2CKPS0 : 1;
1204 unsigned T2CKPS1 : 1;
1205 unsigned TMR2ON : 1;
1206 unsigned T2OUTPS0 : 1;
1207 unsigned T2OUTPS1 : 1;
1208 unsigned T2OUTPS2 : 1;
1209 unsigned T2OUTPS3 : 1;
1213 extern volatile __T2CONbits_t __at (0xFCA) T2CONbits;
1215 extern __sfr __at (0xFCB) PR2;
1217 extern __sfr __at (0xFCC) TMR2;
1219 extern __sfr __at (0xFCD) T1CON;
1222 unsigned TMR1ON : 1;
1223 unsigned TMR1CS : 1;
1224 unsigned T1SYNC : 1;
1225 unsigned T1OSCEN : 1;
1226 unsigned T1CKPS0 : 1;
1227 unsigned T1CKPS1 : 1;
1234 unsigned NOT_T1SYNC : 1;
1242 extern volatile __T1CONbits_t __at (0xFCD) T1CONbits;
1244 extern __sfr __at (0xFCE) TMR1L;
1246 extern __sfr __at (0xFCF) TMR1H;
1248 extern __sfr __at (0xFD0) RCON;
1257 unsigned SBOREN : 1;
1261 unsigned NOT_BOR : 1;
1262 unsigned NOT_POR : 1;
1263 unsigned NOT_PD : 1;
1264 unsigned NOT_TO : 1;
1265 unsigned NOT_RI : 1;
1271 extern volatile __RCONbits_t __at (0xFD0) RCONbits;
1273 extern __sfr __at (0xFD1) WDTCON;
1276 unsigned SWDTEN : 1;
1296 extern volatile __WDTCONbits_t __at (0xFD1) WDTCONbits;
1298 extern __sfr __at (0xFD2) HLVDCON;
1308 unsigned VDIRMAG : 1;
1315 unsigned HLVDEN : 1;
1321 unsigned HLVDL0 : 1;
1322 unsigned HLVDL1 : 1;
1323 unsigned HLVDL2 : 1;
1324 unsigned HLVDL3 : 1;
1331 extern volatile __HLVDCONbits_t __at (0xFD2) HLVDCONbits;
1333 extern __sfr __at (0xFD2) LVDCON;
1343 unsigned VDIRMAG : 1;
1350 unsigned HLVDEN : 1;
1356 unsigned HLVDL0 : 1;
1357 unsigned HLVDL1 : 1;
1358 unsigned HLVDL2 : 1;
1359 unsigned HLVDL3 : 1;
1366 extern volatile __LVDCONbits_t __at (0xFD2) LVDCONbits;
1368 extern __sfr __at (0xFD3) OSCCON;
1391 extern volatile __OSCCONbits_t __at (0xFD3) OSCCONbits;
1393 extern __sfr __at (0xFD5) T0CON;
1402 unsigned T08BIT : 1;
1403 unsigned TMR0ON : 1;
1406 extern volatile __T0CONbits_t __at (0xFD5) T0CONbits;
1408 extern __sfr __at (0xFD6) TMR0L;
1410 extern __sfr __at (0xFD7) TMR0H;
1412 extern __sfr __at (0xFD8) STATUS;
1425 extern volatile __STATUSbits_t __at (0xFD8) STATUSbits;
1427 extern __sfr __at (0xFD9) FSR2L;
1429 extern __sfr __at (0xFDA) FSR2H;
1431 extern __sfr __at (0xFDB) PLUSW2;
1433 extern __sfr __at (0xFDC) PREINC2;
1435 extern __sfr __at (0xFDD) POSTDEC2;
1437 extern __sfr __at (0xFDE) POSTINC2;
1439 extern __sfr __at (0xFDF) INDF2;
1441 extern __sfr __at (0xFE0) BSR;
1443 extern __sfr __at (0xFE1) FSR1L;
1445 extern __sfr __at (0xFE2) FSR1H;
1447 extern __sfr __at (0xFE3) PLUSW1;
1449 extern __sfr __at (0xFE4) PREINC1;
1451 extern __sfr __at (0xFE5) POSTDEC1;
1453 extern __sfr __at (0xFE6) POSTINC1;
1455 extern __sfr __at (0xFE7) INDF1;
1457 extern __sfr __at (0xFE8) WREG;
1459 extern __sfr __at (0xFE9) FSR0L;
1461 extern __sfr __at (0xFEA) FSR0H;
1463 extern __sfr __at (0xFEB) PLUSW0;
1465 extern __sfr __at (0xFEC) PREINC0;
1467 extern __sfr __at (0xFED) POSTDEC0;
1469 extern __sfr __at (0xFEE) POSTINC0;
1471 extern __sfr __at (0xFEF) INDF0;
1473 extern __sfr __at (0xFF0) INTCON3;
1486 unsigned INT1IF : 1;
1487 unsigned INT2IF : 1;
1489 unsigned INT1IE : 1;
1490 unsigned INT2IE : 1;
1492 unsigned INT1IP : 1;
1493 unsigned INT2IP : 1;
1496 extern volatile __INTCON3bits_t __at (0xFF0) INTCON3bits;
1498 extern __sfr __at (0xFF1) INTCON2;
1503 unsigned TMR0IP : 1;
1505 unsigned INTEDG2 : 1;
1506 unsigned INTEDG1 : 1;
1507 unsigned INTEDG0 : 1;
1518 unsigned NOT_RBPU : 1;
1521 extern volatile __INTCON2bits_t __at (0xFF1) INTCON2bits;
1523 extern __sfr __at (0xFF2) INTCON;
1528 unsigned TMR0IF : 1;
1531 unsigned TMR0IE : 1;
1537 unsigned INT0IF : 1;
1540 unsigned INT0IE : 1;
1546 extern volatile __INTCONbits_t __at (0xFF2) INTCONbits;
1548 extern __sfr __at (0xFF3) PROD;
1550 extern __sfr __at (0xFF3) PRODL;
1552 extern __sfr __at (0xFF4) PRODH;
1554 extern __sfr __at (0xFF5) TABLAT;
1556 extern __sfr __at (0xFF6) TBLPTR;
1558 extern __sfr __at (0xFF6) TBLPTRL;
1560 extern __sfr __at (0xFF7) TBLPTRH;
1562 extern __sfr __at (0xFF8) TBLPTRU;
1564 extern __sfr __at (0xFF9) PC;
1566 extern __sfr __at (0xFF9) PCL;
1568 extern __sfr __at (0xFFA) PCLATH;
1570 extern __sfr __at (0xFFB) PCLATU;
1572 extern __sfr __at (0xFFC) STKPTR;
1581 unsigned STKUNF : 1;
1582 unsigned STKFUL : 1;
1592 unsigned STKOVF : 1;
1595 extern volatile __STKPTRbits_t __at (0xFFC) STKPTRbits;
1597 extern __sfr __at (0xFFD) TOS;
1599 extern __sfr __at (0xFFD) TOSL;
1601 extern __sfr __at (0xFFE) TOSH;
1603 extern __sfr __at (0xFFF) TOSU;