2 * pic18f4455.h - PIC18F4455 Device Library Header
4 * This file is part of the GNU PIC Library.
7 * The GNU PIC Library is maintained by
8 * Raphael Neider <rneider AT web.de>
10 * originally designed by
11 * Vangelis Rokas <vrokas@otenet.gr>
17 #ifndef __PIC18F4455_H__
18 #define __PIC18F4455_H__ 1
20 extern __sfr __at (0xF62) SPPDATA;
26 extern volatile __SPPDATA_t __at (0xF62) SPPDATAbits;
28 extern __sfr __at (0xF63) SPPCFG;
37 extern volatile __SPPCFG_t __at (0xF63) SPPCFGbits;
39 extern __sfr __at (0xF64) SPPEPS;
49 extern volatile __SPPEPS_t __at (0xF64) SPPEPSbits;
51 extern __sfr __at (0xF65) SPPCON;
64 extern volatile __SPPCON_t __at (0xF65) SPPCONbits;
66 extern __sfr __at (0xF66) UFRML;
72 extern volatile __UFRML_t __at (0xF66) UFRMLbits;
74 extern __sfr __at (0xF67) UFRMH;
85 extern volatile __UFRMH_t __at (0xF67) UFRMHbits;
87 extern __sfr __at (0xF68) UIR;
100 extern volatile __UIR_t __at (0xF68) UIRbits;
102 extern __sfr __at (0xF69) UIE;
107 unsigned ACTIVIE : 1;
110 unsigned STALLIE : 1;
115 extern volatile __UIE_t __at (0xF69) UIEbits;
117 extern __sfr __at (0xF6A) UEIR;
122 unsigned CRC16EF : 1;
130 extern volatile __UEIR_t __at (0xF6A) UEIRbits;
132 extern __sfr __at (0xF6B) UEIE;
137 unsigned CRC16EE : 1;
145 extern volatile __UEIE_t __at (0xF6B) UEIEbits;
147 extern __sfr __at (0xF6C) USTAT;
157 extern volatile __USTAT_t __at (0xF6C) USTATbits;
159 extern __sfr __at (0xF6D) UCON;
172 extern volatile __UCON_t __at (0xF6D) UCONbits;
174 extern __sfr __at (0xF6E) UADDR;
181 extern volatile __UADDR_t __at (0xF6E) UADDRbits;
183 extern __sfr __at (0xF6F) UCFG;
195 extern volatile __UCFG_t __at (0xF6F) UCFGbits;
197 extern __sfr __at (0xF70) UEP0;
200 unsigned EPSTALL : 1;
202 unsigned EPOUTEN : 1;
203 unsigned EPCONDIS : 1;
210 extern volatile __UEP0_t __at (0xF70) UEP0bits;
212 extern __sfr __at (0xF71) UEP1;
215 unsigned EPSTALL : 1;
217 unsigned EPOUTEN : 1;
218 unsigned EPCONDIS : 1;
225 extern volatile __UEP1_t __at (0xF71) UEP1bits;
227 extern __sfr __at (0xF72) UEP2;
230 unsigned EPSTALL : 1;
232 unsigned EPOUTEN : 1;
233 unsigned EPCONDIS : 1;
240 extern volatile __UEP2_t __at (0xF72) UEP2bits;
242 extern __sfr __at (0xF73) UEP3;
245 unsigned EPSTALL : 1;
247 unsigned EPOUTEN : 1;
248 unsigned EPCONDIS : 1;
255 extern volatile __UEP3_t __at (0xF73) UEP3bits;
257 extern __sfr __at (0xF74) UEP4;
260 unsigned EPSTALL : 1;
262 unsigned EPOUTEN : 1;
263 unsigned EPCONDIS : 1;
270 extern volatile __UEP4_t __at (0xF74) UEP4bits;
272 extern __sfr __at (0xF75) UEP5;
275 unsigned EPSTALL : 1;
277 unsigned EPOUTEN : 1;
278 unsigned EPCONDIS : 1;
285 extern volatile __UEP5_t __at (0xF75) UEP5bits;
287 extern __sfr __at (0xF76) UEP6;
290 unsigned EPSTALL : 1;
292 unsigned EPOUTEN : 1;
293 unsigned EPCONDIS : 1;
300 extern volatile __UEP6_t __at (0xF76) UEP6bits;
302 extern __sfr __at (0xF77) UEP7;
305 unsigned EPSTALL : 1;
307 unsigned EPOUTEN : 1;
308 unsigned EPCONDIS : 1;
315 extern volatile __UEP7_t __at (0xF77) UEP7bits;
317 extern __sfr __at (0xF78) UEP8;
320 unsigned EPSTALL : 1;
322 unsigned EPOUTEN : 1;
323 unsigned EPCONDIS : 1;
330 extern volatile __UEP8_t __at (0xF78) UEP8bits;
332 extern __sfr __at (0xF79) UEP9;
335 unsigned EPSTALL : 1;
337 unsigned EPOUTEN : 1;
338 unsigned EPCONDIS : 1;
345 extern volatile __UEP9_t __at (0xF79) UEP9bits;
347 extern __sfr __at (0xF7A) UEP10;
350 unsigned EPSTALL : 1;
352 unsigned EPOUTEN : 1;
353 unsigned EPCONDIS : 1;
360 extern volatile __UEP10_t __at (0xF7A) UEP10bits;
362 extern __sfr __at (0xF7B) UEP11;
365 unsigned EPSTALL : 1;
367 unsigned EPOUTEN : 1;
368 unsigned EPCONDIS : 1;
375 extern volatile __UEP11_t __at (0xF7B) UEP11bits;
377 extern __sfr __at (0xF7C) UEP12;
380 unsigned EPSTALL : 1;
382 unsigned EPOUTEN : 1;
383 unsigned EPCONDIS : 1;
390 extern volatile __UEP12_t __at (0xF7C) UEP12bits;
392 extern __sfr __at (0xF7D) UEP13;
395 unsigned EPSTALL : 1;
397 unsigned EPOUTEN : 1;
398 unsigned EPCONDIS : 1;
405 extern volatile __UEP13_t __at (0xF7D) UEP13bits;
407 extern __sfr __at (0xF7E) UEP14;
410 unsigned EPSTALL : 1;
412 unsigned EPOUTEN : 1;
413 unsigned EPCONDIS : 1;
420 extern volatile __UEP14_t __at (0xF7E) UEP14bits;
422 extern __sfr __at (0xF7F) UEP15;
425 unsigned EPSTALL : 1;
427 unsigned EPOUTEN : 1;
428 unsigned EPCONDIS : 1;
435 extern volatile __UEP15_t __at (0xF7F) UEP15bits;
437 extern __sfr __at (0xF80) PORTA;
474 extern volatile __PORTA_t __at (0xF80) PORTAbits;
476 extern __sfr __at (0xF81) PORTB;
503 extern volatile __PORTB_t __at (0xF81) PORTBbits;
505 extern __sfr __at (0xF82) PORTC;
552 extern volatile __PORTC_t __at (0xF82) PORTCbits;
554 extern __sfr __at (0xF83) PORTD;
581 extern volatile __PORTD_t __at (0xF83) PORTDbits;
583 extern __sfr __at (0xF84) PORTE;
610 extern volatile __PORTE_t __at (0xF84) PORTEbits;
612 extern __sfr __at (0xF89) LATA;
625 extern volatile __LATA_t __at (0xF89) LATAbits;
627 extern __sfr __at (0xF8A) LATB;
640 extern volatile __LATB_t __at (0xF8A) LATBbits;
642 extern __sfr __at (0xF8B) LATC;
655 extern volatile __LATC_t __at (0xF8B) LATCbits;
657 extern __sfr __at (0xF8C) LATD;
670 extern volatile __LATD_t __at (0xF8C) LATDbits;
672 extern __sfr __at (0xF8D) LATE;
685 extern volatile __LATE_t __at (0xF8D) LATEbits;
687 extern __sfr __at (0xF92) TRISA;
700 extern volatile __TRISA_t __at (0xF92) TRISAbits;
702 extern __sfr __at (0xF93) TRISB;
715 extern volatile __TRISB_t __at (0xF93) TRISBbits;
717 extern __sfr __at (0xF94) TRISC;
730 extern volatile __TRISC_t __at (0xF94) TRISCbits;
732 extern __sfr __at (0xF95) TRISD;
745 extern volatile __TRISD_t __at (0xF95) TRISDbits;
747 extern __sfr __at (0xF96) TRISE;
760 extern volatile __TRISE_t __at (0xF96) TRISEbits;
762 extern __sfr __at (0xF9B) OSCTUNE;
768 unsigned HF256DIV : 1;
771 extern volatile __OSCTUNE_t __at (0xF9B) OSCTUNEbits;
773 extern __sfr __at (0xF9D) PIE1;
786 extern volatile __PIE1_t __at (0xF9D) PIE1bits;
788 extern __sfr __at (0xF9E) PIR1;
801 extern volatile __PIR1_t __at (0xF9E) PIR1bits;
803 extern __sfr __at (0xF9F) IPR1;
816 extern volatile __IPR1_t __at (0xF9F) IPR1bits;
818 extern __sfr __at (0xFA0) PIE2;
831 extern volatile __PIE2_t __at (0xFA0) PIE2bits;
833 extern __sfr __at (0xFA1) PIR2;
846 extern volatile __PIR2_t __at (0xFA1) PIR2bits;
848 extern __sfr __at (0xFA2) IPR2;
861 extern volatile __IPR2_t __at (0xFA2) IPR2bits;
863 extern __sfr __at (0xFA6) EECON1;
876 extern volatile __EECON1_t __at (0xFA6) EECON1bits;
878 extern __sfr __at (0xFA7) EECON2;
880 extern __sfr __at (0xFA8) EEDATA;
882 extern __sfr __at (0xFA9) EEADR;
884 extern __sfr __at (0xFAB) RCSTA;
897 extern volatile __RCSTA_t __at (0xFAB) RCSTAbits;
899 extern __sfr __at (0xFAC) TXSTA;
912 extern volatile __TXSTA_t __at (0xFAC) TXSTAbits;
914 extern __sfr __at (0xFAD) TXREG;
916 extern __sfr __at (0xFAE) RCREG;
918 extern __sfr __at (0xFAF) SPBRG;
920 extern __sfr __at (0xFB0) SPBRGH;
922 extern __sfr __at (0xFB1) T3CON;
927 unsigned NOT_T3SYNC : 1;
929 unsigned T3CKPS0 : 1;
930 unsigned T3CKPS1 : 1;
935 extern volatile __T3CON_t __at (0xFB1) T3CONbits;
937 extern __sfr __at (0xFB2) TMR3L;
939 extern __sfr __at (0xFB3) TMR3H;
941 extern __sfr __at (0xFB4) CMCON;
954 extern volatile __CMCON_t __at (0xFB4) CMCONbits;
956 extern __sfr __at (0xFB5) CVRCON;
969 extern volatile __CVRCON_t __at (0xFB5) CVRCONbits;
971 extern __sfr __at (0xFB6) ECCP1AS;
978 unsigned ECCPAS0 : 1;
979 unsigned ECCPAS1 : 1;
980 unsigned ECCPAS2 : 1;
981 unsigned ECCPASE : 1;
984 extern volatile __ECCP1AS_t __at (0xFB6) ECCP1ASbits;
986 extern __sfr __at (0xFB7) ECCP1DEL;
993 extern volatile __ECCP1DEL_t __at (0xFB7) ECCP1DELbits;
995 extern __sfr __at (0xFB8) BAUDCON;
1005 unsigned ABDOVF : 1;
1008 extern volatile __BAUDCON_t __at (0xFB8) BAUDCONbits;
1010 extern __sfr __at (0xFBA) CCP2CON;
1013 unsigned CCP2M0 : 1;
1014 unsigned CCP2M1 : 1;
1015 unsigned CCP2M2 : 1;
1016 unsigned CCP2M3 : 1;
1023 extern volatile __CCP2CON_t __at (0xFBA) CCP2CONbits;
1025 extern __sfr __at (0xFBB) CCPR2L;
1027 extern __sfr __at (0xFBC) CCPR2H;
1029 extern __sfr __at (0xFBD) ECCP1CON;
1032 unsigned CCP1M0 : 1;
1033 unsigned CCP1M1 : 1;
1034 unsigned CCP1M2 : 1;
1035 unsigned CCP1M3 : 1;
1042 extern volatile __ECCP1CON_t __at (0xFBD) ECCP1CONbits;
1044 extern __sfr __at (0xFBE) CCPR1L;
1046 extern __sfr __at (0xFBF) CCPR1H;
1048 extern __sfr __at (0xFC0) ADCON2;
1061 extern volatile __ADCON2_t __at (0xFC0) ADCON2bits;
1063 extern __sfr __at (0xFC1) ADCON1;
1076 extern volatile __ADCON1_t __at (0xFC1) ADCON1bits;
1078 extern __sfr __at (0xFC2) ADCON0;
1091 extern volatile __ADCON0_t __at (0xFC2) ADCON0bits;
1093 extern __sfr __at (0xFC3) ADRESL;
1095 extern __sfr __at (0xFC4) ADRESH;
1097 extern __sfr __at (0xFC5) SSPCON2;
1106 unsigned ACKSTAT : 1;
1110 extern volatile __SSPCON2_t __at (0xFC5) SSPCON2bits;
1112 extern __sfr __at (0xFC6) SSPCON1;
1125 extern volatile __SSPCON1_t __at (0xFC6) SSPCON1bits;
1127 extern __sfr __at (0xFC7) SSPSTAT;
1140 extern volatile __SSPSTAT_t __at (0xFC7) SSPSTATbits;
1142 extern __sfr __at (0xFC8) SSPADD;
1144 extern __sfr __at (0xFC9) SSPBUF;
1146 extern __sfr __at (0xFCA) T2CON;
1149 unsigned T2CKPS0 : 1;
1150 unsigned T2CKPS1 : 1;
1151 unsigned TMR2ON : 1;
1152 unsigned TOUTPS0 : 1;
1153 unsigned TOUTPS1 : 1;
1154 unsigned TOUTPS2 : 1;
1155 unsigned TOUTPS3 : 1;
1159 extern volatile __T2CON_t __at (0xFCA) T2CONbits;
1161 extern __sfr __at (0xFCB) PR2;
1163 extern __sfr __at (0xFCC) TMR2;
1165 extern __sfr __at (0xFCD) T1CON;
1168 unsigned TMR1ON : 1;
1169 unsigned TMR1CS : 1;
1170 unsigned NOT_T1SYNC : 1;
1171 unsigned T1OSCEN : 1;
1172 unsigned T1CKPS0 : 1;
1173 unsigned T1CKPS1 : 1;
1178 extern volatile __T1CON_t __at (0xFCD) T1CONbits;
1180 extern __sfr __at (0xFCE) TMR1L;
1182 extern __sfr __at (0xFCF) TMR1H;
1184 extern __sfr __at (0xFD0) RCON;
1193 unsigned SBOREN : 1;
1197 extern volatile __RCON_t __at (0xFD0) RCONbits;
1199 extern __sfr __at (0xFD1) WDTCON;
1202 unsigned SWDTEN : 1;
1212 extern volatile __WDTCON_t __at (0xFD1) WDTCONbits;
1214 extern __sfr __at (0xFD2) HLVDCON;
1217 unsigned HLVDL0 : 1;
1218 unsigned HLVDL1 : 1;
1219 unsigned HLVDL2 : 1;
1220 unsigned HLVDL3 : 1;
1221 unsigned HLVDEN : 1;
1224 unsigned VDIRMAG : 1;
1227 extern volatile __HLVDCON_t __at (0xFD2) HLVDCONbits;
1229 extern __sfr __at (0xFD3) OSCCON;
1239 extern volatile __OSCCON_t __at (0xFD3) OSCCONbits;
1241 extern __sfr __at (0xFD5) T0CON;
1250 unsigned T08BIT : 1;
1251 unsigned TMR0ON : 1;
1254 extern volatile __T0CON_t __at (0xFD5) T0CONbits;
1256 extern __sfr __at (0xFD6) TMR0L;
1258 extern __sfr __at (0xFD7) TMR0H;
1260 extern __sfr __at (0xFD8) STATUS;
1273 extern volatile __STATUS_t __at (0xFD8) STATUSbits;
1275 extern __sfr __at (0xFD9) FSR2L;
1277 extern __sfr __at (0xFDA) FSR2H;
1287 extern volatile __FSR2H_t __at (0xFDA) FSR2Hbits;
1289 extern __sfr __at (0xFDB) PLUSW2;
1291 extern __sfr __at (0xFDC) PREINC2;
1293 extern __sfr __at (0xFDD) POSTDEC2;
1295 extern __sfr __at (0xFDE) POSTINC2;
1297 extern __sfr __at (0xFDF) INDF2;
1299 extern __sfr __at (0xFE0) BSR;
1309 extern volatile __BSR_t __at (0xFE0) BSRbits;
1311 extern __sfr __at (0xFE1) FSR1L;
1313 extern __sfr __at (0xFE2) FSR1H;
1323 extern volatile __FSR1H_t __at (0xFE2) FSR1Hbits;
1325 extern __sfr __at (0xFE3) PLUSW1;
1327 extern __sfr __at (0xFE4) PREINC1;
1329 extern __sfr __at (0xFE5) POSTDEC1;
1331 extern __sfr __at (0xFE6) POSTINC1;
1333 extern __sfr __at (0xFE7) INDF1;
1335 extern __sfr __at (0xFE8) WREG;
1337 extern __sfr __at (0xFE9) FSR0L;
1339 extern __sfr __at (0xFEA) FSR0H;
1349 extern volatile __FSR0H_t __at (0xFEA) FSR0Hbits;
1351 extern __sfr __at (0xFEB) PLUSW0;
1353 extern __sfr __at (0xFEC) PREINC0;
1355 extern __sfr __at (0xFED) POSTDEC0;
1357 extern __sfr __at (0xFEE) POSTINC0;
1359 extern __sfr __at (0xFEF) INDF0;
1361 extern __sfr __at (0xFF0) INTCON3;
1364 unsigned INT1IF : 1;
1365 unsigned INT2IF : 1;
1367 unsigned INT1IE : 1;
1368 unsigned INT2IE : 1;
1370 unsigned INT1IP : 1;
1371 unsigned INT2IP : 1;
1374 extern volatile __INTCON3_t __at (0xFF0) INTCON3bits;
1376 extern __sfr __at (0xFF1) INTCON2;
1381 unsigned TMR0IP : 1;
1383 unsigned INTEDG2 : 1;
1384 unsigned INTEDG1 : 1;
1385 unsigned INTEDG0 : 1;
1389 extern volatile __INTCON2_t __at (0xFF1) INTCON2bits;
1391 extern __sfr __at (0xFF2) INTCON;
1395 unsigned INT0IF : 1;
1396 unsigned TMR0IF : 1;
1398 unsigned INT0IE : 1;
1399 unsigned TMR0IE : 1;
1400 unsigned PEIE_GIEL : 1;
1401 unsigned GIE_GIEH : 1;
1424 extern volatile __INTCON_t __at (0xFF2) INTCONbits;
1426 extern __sfr __at (0xFF3) PRODL;
1428 extern __sfr __at (0xFF4) PRODH;
1430 extern __sfr __at (0xFF5) TABLAT;
1432 extern __sfr __at (0xFF6) TBLPTRL;
1434 extern __sfr __at (0xFF7) TBLPTRH;
1436 extern __sfr __at (0xFF8) TBLPTRU;
1439 unsigned TBLPTRU : 5;
1445 extern volatile __TBLPTRU_t __at (0xFF8) TBLPTRUbits;
1447 extern __sfr __at (0xFF9) PCL;
1449 extern __sfr __at (0xFFA) PCLATH;
1455 extern volatile __PCLATH_t __at (0xFFA) PCLATHbits;
1457 extern __sfr __at (0xFFB) PCLATU;
1466 extern volatile __PCLATU_t __at (0xFFB) PCLATUbits;
1468 extern __sfr __at (0xFFC) STKPTR;
1471 unsigned STKPTR : 5;
1473 unsigned STKUNF : 1;
1474 unsigned STKFUL : 1;
1477 extern volatile __STKPTR_t __at (0xFFC) STKPTRbits;
1479 extern __sfr __at (0xFFD) TOSL;
1481 extern __sfr __at (0xFFE) TOSH;
1483 extern __sfr __at (0xFFF) TOSU;
1492 extern volatile __TOSU_t __at (0xFFF) TOSUbits;
1494 /* Configuration register locations */
1495 #define __CONFIG1L 0x300000
1496 #define __CONFIG1H 0x300001
1497 #define __CONFIG2L 0x300002
1498 #define __CONFIG2H 0x300003
1499 #define __CONFIG3H 0x300005
1500 #define __CONFIG4L 0x300006
1501 #define __CONFIG5L 0x300008
1502 #define __CONFIG5H 0x300009
1503 #define __CONFIG6L 0x30000A
1504 #define __CONFIG6H 0x30000B
1505 #define __CONFIG7L 0x30000C
1506 #define __CONFIG7H 0x30000D
1509 /* Full-Speed USB Clock Source Selection 1L options */
1510 #define _USBPLL_CLOCK_SRC_FROM_96MHZ_PLL_2_1L 0xFF /* Clock src from 96MHz PLL/2 */
1511 #define _USBPLL_CLOCK_SRC_FROM_OSC1_OSC2_1L 0xDF /* Clock src from OSC1/OSC2 */
1513 /* CPU System Clock Postscaler 1L options */
1514 #define _CPUDIV__OSC1_OSC2_SRC___4__96MHZ_PLL_SRC___6__1L 0xFF /* [OSC1/OSC2 Src: /4][96MHz PLL Src: /6] */
1515 #define _CPUDIV__OSC1_OSC2_SRC___3__96MHZ_PLL_SRC___4__1L 0xF7 /* [OSC1/OSC2 Src: /3][96MHz PLL Src: /4] */
1516 #define _CPUDIV__OSC1_OSC2_SRC___2__96MHZ_PLL_SRC___3__1L 0xEF /* [OSC1/OSC2 Src: /2][96MHz PLL Src: /3] */
1517 #define _CPUDIV__OSC1_OSC2_SRC___1__96MHZ_PLL_SRC___2__1L 0xE7 /* [OSC1/OSC2 Src: /1][96MHz PLL Src: /2] */
1519 /* 96MHz PLL Prescaler 1L options */
1520 #define _PLLDIV_DIVIDE_BY_12__48MHZ_INPUT__1L 0xFF /* Divide by 12 (48MHz input) */
1521 #define _PLLDIV_DIVIDE_BY_10__40MHZ_INPUT__1L 0xFE /* Divide by 10 (40MHz input) */
1522 #define _PLLDIV_DIVIDE_BY_6__24MHZ_INPUT__1L 0xFD /* Divide by 6 (24MHz input) */
1523 #define _PLLDIV_DIVIDE_BY_5__20MHZ_INPUT__1L 0xFC /* Divide by 5 (20MHz input) */
1524 #define _PLLDIV_DIVIDE_BY_4__16MHZ_INPUT__1L 0xFB /* Divide by 4 (16MHz input) */
1525 #define _PLLDIV_DIVIDE_BY_3__12MHZ_INPUT__1L 0xFA /* Divide by 3 (12MHz input) */
1526 #define _PLLDIV_DIVIDE_BY_2__8MHZ_INPUT__1L 0xF9 /* Divide by 2 (8MHz input) */
1527 #define _PLLDIV_NO_DIVIDE__4MHZ_INPUT__1L 0xF8 /* No Divide (4MHz input) */
1530 /* Oscillator 1H options */
1531 #define _OSC_HS__HS_PLL__USB_HS_1H 0xFE /* HS: HS+PLL, USB-HS */
1532 #define _OSC_HS__USB_HS_1H 0xFC /* HS: USB-HS */
1533 #define _OSC_INTOSC__USB_HS_1H 0xFB /* INTOSC: USB-HS */
1534 #define _OSC_INTOSC__USB_XT_1H 0xFA /* INTOSC: USB-XT */
1535 #define _OSC_INTOSC__INTOSC_CLK0_RA6___USB_EC_1H 0xF9 /* INTOSC: INTOSC+CLK0{RA6}, USB-EC */
1536 #define _OSC_INTOSC__INTOSC_RA6__USB_EC_1H 0xF8 /* INTOSC: INTOSC+RA6, USB-EC */
1537 #define _OSC_EC__EC_PLL__EC_PLL_CLKO_RA6___USB_EC_1H 0xF7 /* EC: EC+PLL, EC+PLL+CLKO{RA6}, USB-EC */
1538 #define _OSC_EC__EC_PLL__EC_PLL_RA6__USB_EC_1H 0xF6 /* EC: EC+PLL, EC+PLL+RA6, USB-EC */
1539 #define _OSC_EC__EC_CLKO_RA6___USB_EC_1H 0xF5 /* EC: EC+CLKO{RA6}, USB-EC */
1540 #define _OSC_EC__EC_RA6__USB_EC_1H 0xF4 /* EC: EC+RA6, USB-EC */
1541 #define _OSC_XT__XT_PLL__USB_XT_1H 0xF2 /* XT: XT+PLL, USB-XT */
1542 #define _OSC_XT__USB_XT_1H 0xF0 /* XT: USB-XT */
1544 /* Fail-Safe Clock Monitor Enable 1H options */
1545 #define _FCMEN_OFF_1H 0xBF /* Disabled */
1546 #define _FCMEN_ON_1H 0xFF /* Enabled */
1548 /* Internal External Switch Over Mode 1H options */
1549 #define _IESO_OFF_1H 0x7F /* Disabled */
1550 #define _IESO_ON_1H 0xFF /* Enabled */
1553 /* USB Voltage Regulator 2L options */
1554 #define _VREGEN_ON_2L 0xFF /* Enabled */
1555 #define _VREGEN_OFF_2L 0xDF /* Disabled */
1557 /* Power Up Timer 2L options */
1558 #define _PUT_OFF_2L 0xFF /* Disabled */
1559 #define _PUT_ON_2L 0xFE /* Enabled */
1561 /* Brown Out Detect 2L options */
1562 #define _BODEN_ON_2L 0xFF /* Enabled in hardware, SBOREN disabled */
1563 #define _BODEN_ON_WHILE_ACTIVE_2L 0xFD /* Enabled while active,disabled in SLEEP,SBOREN disabled */
1564 #define _BODEN_CONTROLLED_WITH_SBOREN_BIT_2L 0xFB /* Controlled with SBOREN bit */
1565 #define _BODEN_OFF_2L 0xF9 /* Disabled in hardware, SBOREN disabled */
1567 /* Brown Out Voltage 2L options */
1568 #define _BODENV_2_0V_2L 0xFF /* 2.0V */
1569 #define _BODENV_2_7V_2L 0xF7 /* 2.7V */
1570 #define _BODENV_4_2V_2L 0xEF /* 4.2V */
1571 #define _BODENV_4_5V_2L 0xE7 /* 4.5V */
1574 /* Watchdog Timer 2H options */
1575 #define _WDT_ON_2H 0xFF /* Enabled */
1576 #define _WDT_DISABLED_CONTROLLED_2H 0xFE /* Disabled-Controlled by SWDTEN bit */
1578 /* Watchdog Postscaler 2H options */
1579 #define _WDTPS_1_32768_2H 0xFF /* 1:32768 */
1580 #define _WDTPS_1_16384_2H 0xFD /* 1:16384 */
1581 #define _WDTPS_1_8192_2H 0xFB /* 1:8192 */
1582 #define _WDTPS_1_4096_2H 0xF9 /* 1:4096 */
1583 #define _WDTPS_1_2048_2H 0xF7 /* 1:2048 */
1584 #define _WDTPS_1_1024_2H 0xF5 /* 1:1024 */
1585 #define _WDTPS_1_512_2H 0xF3 /* 1:512 */
1586 #define _WDTPS_1_256_2H 0xF1 /* 1:256 */
1587 #define _WDTPS_1_128_2H 0xEF /* 1:128 */
1588 #define _WDTPS_1_64_2H 0xED /* 1:64 */
1589 #define _WDTPS_1_32_2H 0xEB /* 1:32 */
1590 #define _WDTPS_1_16_2H 0xE9 /* 1:16 */
1591 #define _WDTPS_1_8_2H 0xE7 /* 1:8 */
1592 #define _WDTPS_1_4_2H 0xE5 /* 1:4 */
1593 #define _WDTPS_1_2_2H 0xE3 /* 1:2 */
1594 #define _WDTPS_1_1_2H 0xE1 /* 1:1 */
1597 /* CCP2 Mux 3H options */
1598 #define _CCP2MUX_RC1_3H 0xFF /* RC1 */
1599 #define _CCP2MUX_RB3_3H 0xFE /* RB3 */
1601 /* PortB A/D Enable 3H options */
1602 #define _PBADEN_PORTB_4_0__CONFIGURED_AS_ANALOG_INPUTS_ON_RESET_3H 0xFF /* PORTB<4:0> configured as analog inputs on RESET */
1603 #define _PBADEN_PORTB_4_0__CONFIGURED_AS_DIGITAL_I_O_ON_RESET_3H 0xFD /* PORTB<4:0> configured as digital I/O on RESET */
1605 /* Low Power Timer1 Osc enable 3H options */
1606 #define _LPT1OSC_ON_3H 0xFF /* Enabled */
1607 #define _LPT1OSC_OFF_3H 0xFB /* Disabled */
1609 /* Master Clear Enable 3H options */
1610 #define _MCLRE_MCLR_ON_RE3_OFF_3H 0xFF /* MCLR Enabled,RE3 Disabled */
1611 #define _MCLRE_MCLR_OFF_RE3_ON_3H 0x7F /* MCLR Disabled,RE3 Enabled */
1614 /* Stack Overflow Reset 4L options */
1615 #define _STVR_ON_4L 0xFF /* Enabled */
1616 #define _STVR_OFF_4L 0xFE /* Disabled */
1618 /* Low Voltage Program 4L options */
1619 #define _LVP_ON_4L 0xFF /* Enabled */
1620 #define _LVP_OFF_4L 0xFB /* Disabled */
1622 /* Dedicated In-Circuit Port {ICD/ICSP} 4L options */
1623 #define _ENICPORT_ON_4L 0xFF /* Enabled */
1624 #define _ENICPORT_OFF_4L 0xDF /* Disabled */
1626 /* Extended CPU Enable 4L options */
1627 #define _ENHCPU_ON_4L 0xFF /* Enabled */
1628 #define _ENHCPU_OFF_4L 0xBF /* Disabled */
1630 /* Background Debug 4L options */
1631 #define _BACKBUG_OFF_4L 0xFF /* Disabled */
1632 #define _BACKBUG_ON_4L 0x7F /* Enabled */
1635 /* Code Protect 00800-01FFF 5L options */
1636 #define _CP_0_OFF_5L 0xFF /* Disabled */
1637 #define _CP_0_ON_5L 0xFE /* Enabled */
1639 /* Code Protect 02000-03FFF 5L options */
1640 #define _CP_1_OFF_5L 0xFF /* Disabled */
1641 #define _CP_1_ON_5L 0xFD /* Enabled */
1643 /* Code Protect 04000-05FFF 5L options */
1644 #define _CP_2_OFF_5L 0xFF /* Disabled */
1645 #define _CP_2_ON_5L 0xFB /* Enabled */
1648 /* Data EE Read Protect 5H options */
1649 #define _CPD_OFF_5H 0xFF /* Disabled */
1650 #define _CPD_ON_5H 0x7F /* Enabled */
1652 /* Code Protect Boot 5H options */
1653 #define _CPB_OFF_5H 0xFF /* Disabled */
1654 #define _CPB_ON_5H 0xBF /* Enabled */
1657 /* Table Write Protect 00800-01FFF 6L options */
1658 #define _WRT_0_OFF_6L 0xFF /* Disabled */
1659 #define _WRT_0_ON_6L 0xFE /* Enabled */
1661 /* Table Write Protect 02000-03FFF 6L options */
1662 #define _WRT_1_OFF_6L 0xFF /* Disabled */
1663 #define _WRT_1_ON_6L 0xFD /* Enabled */
1665 /* Table Write Protect 04000-05FFF 6L options */
1666 #define _WRT_2_OFF_6L 0xFF /* Disabled */
1667 #define _WRT_2_ON_6L 0xFB /* Enabled */
1670 /* Data EE Write Protect 6H options */
1671 #define _WRTD_OFF_6H 0xFF /* Disabled */
1672 #define _WRTD_ON_6H 0x7F /* Enabled */
1674 /* Table Write Protect Boot 6H options */
1675 #define _WRTB_OFF_6H 0xFF /* Disabled */
1676 #define _WRTB_ON_6H 0xBF /* Enabled */
1678 /* Config. Write Protect 6H options */
1679 #define _WRTC_OFF_6H 0xFF /* Disabled */
1680 #define _WRTC_ON_6H 0xDF /* Enabled */
1683 /* Table Read Protect 00800-01FFF 7L options */
1684 #define _EBTR_0_OFF_7L 0xFF /* Disabled */
1685 #define _EBTR_0_ON_7L 0xFE /* Enabled */
1687 /* Table Read Protect 02000-03FFF 7L options */
1688 #define _EBTR_1_OFF_7L 0xFF /* Disabled */
1689 #define _EBTR_1_ON_7L 0xFD /* Enabled */
1691 /* Table Read Protect 04000-05FFF 7L options */
1692 #define _EBTR_2_OFF_7L 0xFF /* Disabled */
1693 #define _EBTR_2_ON_7L 0xFB /* Enabled */
1696 /* Table Read Protect Boot 7H options */
1697 #define _EBTRB_OFF_7H 0xFF /* Disabled */
1698 #define _EBTRB_ON_7H 0xBF /* Enabled */
1702 /* Location of User ID words */
1703 #define __IDLOC0 0x200000
1704 #define __IDLOC1 0x200001
1705 #define __IDLOC2 0x200002
1706 #define __IDLOC3 0x200003
1707 #define __IDLOC4 0x200004
1708 #define __IDLOC5 0x200005
1709 #define __IDLOC6 0x200006
1710 #define __IDLOC7 0x200007
1712 #endif // __PIC18F4455__