2 // Register Declarations for Microchip 16F876 Processor
5 // This header file was automatically generated by:
9 // Copyright (c) 2002, Kevin L. Pauba, All Rights Reserved
11 // SDCC is licensed under the GNU Public license (GPL) v2. Note that
12 // this license covers the code to the compiler and other executables,
13 // but explicitly does not cover any code or objects generated by sdcc.
14 // We have not yet decided on a license for the run time libraries, but
15 // it will not put any requirements on code linked against it. See:
17 // http://www.gnu.org/copyleft/gpl/html
19 // See http://sdcc.sourceforge.net/ for the latest information on sdcc.
26 // Register addresses.
28 #define INDF_ADDR 0x0000
29 #define TMR0_ADDR 0x0001
30 #define PCL_ADDR 0x0002
31 #define STATUS_ADDR 0x0003
32 #define FSR_ADDR 0x0004
33 #define PORTA_ADDR 0x0005
34 #define PORTB_ADDR 0x0006
35 #define PORTC_ADDR 0x0007
36 #define PCLATH_ADDR 0x000A
37 #define INTCON_ADDR 0x000B
38 #define PIR1_ADDR 0x000C
39 #define PIR2_ADDR 0x000D
40 #define TMR1L_ADDR 0x000E
41 #define TMR1H_ADDR 0x000F
42 #define T1CON_ADDR 0x0010
43 #define TMR2_ADDR 0x0011
44 #define T2CON_ADDR 0x0012
45 #define SSPBUF_ADDR 0x0013
46 #define SSPCON_ADDR 0x0014
47 #define CCPR1L_ADDR 0x0015
48 #define CCPR1H_ADDR 0x0016
49 #define CCP1CON_ADDR 0x0017
50 #define RCSTA_ADDR 0x0018
51 #define TXREG_ADDR 0x0019
52 #define RCREG_ADDR 0x001A
53 #define CCPR2L_ADDR 0x001B
54 #define CCPR2H_ADDR 0x001C
55 #define CCP2CON_ADDR 0x001D
56 #define ADRESH_ADDR 0x001E
57 #define ADCON0_ADDR 0x001F
58 #define OPTION_REG_ADDR 0x0081
59 #define TRISA_ADDR 0x0085
60 #define TRISB_ADDR 0x0086
61 #define TRISC_ADDR 0x0087
62 #define PIE1_ADDR 0x008C
63 #define PIE2_ADDR 0x008D
64 #define PCON_ADDR 0x008E
65 #define SSPCON2_ADDR 0x0091
66 #define PR2_ADDR 0x0092
67 #define SSPADD_ADDR 0x0093
68 #define SSPSTAT_ADDR 0x0094
69 #define TXSTA_ADDR 0x0098
70 #define SPBRG_ADDR 0x0099
71 #define ADRESL_ADDR 0x009E
72 #define ADCON1_ADDR 0x009F
73 #define EEDATA_ADDR 0x010C
74 #define EEADR_ADDR 0x010D
75 #define EEDATH_ADDR 0x010E
76 #define EEADRH_ADDR 0x010F
77 #define EECON1_ADDR 0x018C
78 #define EECON2_ADDR 0x018D
81 // Memory organization.
87 // P16F876.INC Standard Header File, Version 1.00 Microchip Technology, Inc.
90 // This header file defines configurations, registers, and other useful bits of
91 // information for the PIC16F876 microcontroller. These names are taken to match
92 // the data sheets as closely as possible.
94 // Note that the processor must be selected before this file is
95 // included. The processor may be selected the following ways:
97 // 1. Command line switch:
98 // C:\ MPASM MYFILE.ASM /PIC16F876
99 // 2. LIST directive in the source file
101 // 3. Processor Type entry in the MPASM full-screen interface
103 //==========================================================================
107 //==========================================================================
111 //1.12 01/12/00 Changed some bit names, a register name, configuration bits
112 // to match datasheet (DS30292B)
113 //1.00 08/07/98 Initial Release
115 //==========================================================================
119 //==========================================================================
122 // MESSG "Processor-header file mismatch. Verify selected processor."
125 //==========================================================================
127 // Register Definitions
129 //==========================================================================
134 //----- Register Files------------------------------------------------------
136 extern __sfr __at (INDF_ADDR) INDF;
137 extern __sfr __at (TMR0_ADDR) TMR0;
138 extern __sfr __at (PCL_ADDR) PCL;
139 extern __sfr __at (STATUS_ADDR) STATUS;
140 extern __sfr __at (FSR_ADDR) FSR;
141 extern __sfr __at (PORTA_ADDR) PORTA;
142 extern __sfr __at (PORTB_ADDR) PORTB;
143 extern __sfr __at (PORTC_ADDR) PORTC;
145 extern __sfr __at (PCLATH_ADDR) PCLATH;
146 extern __sfr __at (INTCON_ADDR) INTCON;
147 extern __sfr __at (PIR1_ADDR) PIR1;
148 extern __sfr __at (PIR2_ADDR) PIR2;
149 extern __sfr __at (TMR1L_ADDR) TMR1L;
150 extern __sfr __at (TMR1H_ADDR) TMR1H;
151 extern __sfr __at (T1CON_ADDR) T1CON;
152 extern __sfr __at (TMR2_ADDR) TMR2;
153 extern __sfr __at (T2CON_ADDR) T2CON;
154 extern __sfr __at (SSPBUF_ADDR) SSPBUF;
155 extern __sfr __at (SSPCON_ADDR) SSPCON;
156 extern __sfr __at (CCPR1L_ADDR) CCPR1L;
157 extern __sfr __at (CCPR1H_ADDR) CCPR1H;
158 extern __sfr __at (CCP1CON_ADDR) CCP1CON;
159 extern __sfr __at (RCSTA_ADDR) RCSTA;
160 extern __sfr __at (TXREG_ADDR) TXREG;
161 extern __sfr __at (RCREG_ADDR) RCREG;
162 extern __sfr __at (CCPR2L_ADDR) CCPR2L;
163 extern __sfr __at (CCPR2H_ADDR) CCPR2H;
164 extern __sfr __at (CCP2CON_ADDR) CCP2CON;
165 extern __sfr __at (ADRESH_ADDR) ADRESH;
166 extern __sfr __at (ADCON0_ADDR) ADCON0;
168 extern __sfr __at (OPTION_REG_ADDR) OPTION_REG;
169 extern __sfr __at (TRISA_ADDR) TRISA;
170 extern __sfr __at (TRISB_ADDR) TRISB;
171 extern __sfr __at (TRISC_ADDR) TRISC;
172 extern __sfr __at (PIE1_ADDR) PIE1;
173 extern __sfr __at (PIE2_ADDR) PIE2;
174 extern __sfr __at (PCON_ADDR) PCON;
175 extern __sfr __at (SSPCON2_ADDR) SSPCON2;
176 extern __sfr __at (PR2_ADDR) PR2;
177 extern __sfr __at (SSPADD_ADDR) SSPADD;
178 extern __sfr __at (SSPSTAT_ADDR) SSPSTAT;
179 extern __sfr __at (TXSTA_ADDR) TXSTA;
180 extern __sfr __at (SPBRG_ADDR) SPBRG;
181 extern __sfr __at (ADRESL_ADDR) ADRESL;
182 extern __sfr __at (ADCON1_ADDR) ADCON1;
184 extern __sfr __at (EEDATA_ADDR) EEDATA;
185 extern __sfr __at (EEADR_ADDR) EEADR;
186 extern __sfr __at (EEDATH_ADDR) EEDATH;
187 extern __sfr __at (EEADRH_ADDR) EEADRH;
189 extern __sfr __at (EECON1_ADDR) EECON1;
190 extern __sfr __at (EECON2_ADDR) EECON2;
192 //----- STATUS Bits --------------------------------------------------------
195 //----- INTCON Bits --------------------------------------------------------
198 //----- PIR1 Bits ----------------------------------------------------------
201 //----- PIR2 Bits ----------------------------------------------------------
204 //----- T1CON Bits ---------------------------------------------------------
207 //----- T2CON Bits ---------------------------------------------------------
210 //----- SSPCON Bits --------------------------------------------------------
213 //----- CCP1CON Bits -------------------------------------------------------
216 //----- RCSTA Bits ---------------------------------------------------------
219 //----- CCP2CON Bits -------------------------------------------------------
222 //----- ADCON0 Bits --------------------------------------------------------
225 //----- OPTION_REG Bits ----------------------------------------------------
228 //----- PIE1 Bits ----------------------------------------------------------
231 //----- PIE2 Bits ----------------------------------------------------------
234 //----- PCON Bits ----------------------------------------------------------
237 //----- SSPCON2 Bits --------------------------------------------------------
240 //----- SSPSTAT Bits -------------------------------------------------------
243 //----- TXSTA Bits ---------------------------------------------------------
246 //----- ADCON1 Bits --------------------------------------------------------
249 //----- EECON1 Bits --------------------------------------------------------
252 //==========================================================================
256 //==========================================================================
259 // __BADRAM H'08'-H'09'
260 // __BADRAM H'88'-H'89', H'8F'-H'90', H'95'-H'97', H'9A'-H'9D'
261 // __BADRAM H'105', H'107'-H'109'
262 // __BADRAM H'185', H'187'-H'189', H'18E'-H'18F'
264 //==========================================================================
266 // Configuration Bits
268 //==========================================================================
270 #define _CP_ALL 0x0FCF
271 #define _CP_HALF 0x1FDF
272 #define _CP_UPPER_256 0x2FEF
273 #define _CP_OFF 0x3FFF
274 #define _DEBUG_ON 0x37FF
275 #define _DEBUG_OFF 0x3FFF
276 #define _WRT_ENABLE_ON 0x3FFF
277 #define _WRT_ENABLE_OFF 0x3DFF
278 #define _CPD_ON 0x3EFF
279 #define _CPD_OFF 0x3FFF
280 #define _LVP_ON 0x3FFF
281 #define _LVP_OFF 0x3F7F
282 #define _BODEN_ON 0x3FFF
283 #define _BODEN_OFF 0x3FBF
284 #define _PWRTE_OFF 0x3FFF
285 #define _PWRTE_ON 0x3FF7
286 #define _WDT_ON 0x3FFF
287 #define _WDT_OFF 0x3FFB
288 #define _LP_OSC 0x3FFC
289 #define _XT_OSC 0x3FFD
290 #define _HS_OSC 0x3FFE
291 #define _RC_OSC 0x3FFF
295 // ----- ADCON0 bits --------------------
298 unsigned char ADON:1;
301 unsigned char CHS0:1;
302 unsigned char CHS1:1;
303 unsigned char CHS2:1;
304 unsigned char ADCS0:1;
305 unsigned char ADCS1:1;
310 unsigned char NOT_DONE:1;
320 unsigned char GO_DONE:1;
328 extern volatile __ADCON0_bits_t __at(ADCON0_ADDR) ADCON0_bits;
330 #ifndef NO_BIT_DEFINES
331 #define ADON ADCON0_bits.ADON
332 #define GO ADCON0_bits.GO
333 #define NOT_DONE ADCON0_bits.NOT_DONE
334 #define GO_DONE ADCON0_bits.GO_DONE
335 #define CHS0 ADCON0_bits.CHS0
336 #define CHS1 ADCON0_bits.CHS1
337 #define CHS2 ADCON0_bits.CHS2
338 #define ADCS0 ADCON0_bits.ADCS0
339 #define ADCS1 ADCON0_bits.ADCS1
340 #endif /* NO_BIT_DEFINES */
342 // ----- ADCON1 bits --------------------
345 unsigned char PCFG0:1;
346 unsigned char PCFG1:1;
347 unsigned char PCFG2:1;
348 unsigned char PCFG3:1;
352 unsigned char ADFM:1;
355 extern volatile __ADCON1_bits_t __at(ADCON1_ADDR) ADCON1_bits;
357 #ifndef NO_BIT_DEFINES
358 #define PCFG0 ADCON1_bits.PCFG0
359 #define PCFG1 ADCON1_bits.PCFG1
360 #define PCFG2 ADCON1_bits.PCFG2
361 #define PCFG3 ADCON1_bits.PCFG3
362 #define ADFM ADCON1_bits.ADFM
363 #endif /* NO_BIT_DEFINES */
365 // ----- CCP1CON bits --------------------
368 unsigned char CCP1M0:1;
369 unsigned char CCP1M1:1;
370 unsigned char CCP1M2:1;
371 unsigned char CCP1M3:1;
372 unsigned char CCP1Y:1;
373 unsigned char CCP1X:1;
378 extern volatile __CCP1CON_bits_t __at(CCP1CON_ADDR) CCP1CON_bits;
380 #ifndef NO_BIT_DEFINES
381 #define CCP1M0 CCP1CON_bits.CCP1M0
382 #define CCP1M1 CCP1CON_bits.CCP1M1
383 #define CCP1M2 CCP1CON_bits.CCP1M2
384 #define CCP1M3 CCP1CON_bits.CCP1M3
385 #define CCP1Y CCP1CON_bits.CCP1Y
386 #define CCP1X CCP1CON_bits.CCP1X
387 #endif /* NO_BIT_DEFINES */
389 // ----- CCP2CON bits --------------------
392 unsigned char CCP2M0:1;
393 unsigned char CCP2M1:1;
394 unsigned char CCP2M2:1;
395 unsigned char CCP2M3:1;
396 unsigned char CCP2Y:1;
397 unsigned char CCP2X:1;
402 extern volatile __CCP2CON_bits_t __at(CCP2CON_ADDR) CCP2CON_bits;
404 #ifndef NO_BIT_DEFINES
405 #define CCP2M0 CCP2CON_bits.CCP2M0
406 #define CCP2M1 CCP2CON_bits.CCP2M1
407 #define CCP2M2 CCP2CON_bits.CCP2M2
408 #define CCP2M3 CCP2CON_bits.CCP2M3
409 #define CCP2Y CCP2CON_bits.CCP2Y
410 #define CCP2X CCP2CON_bits.CCP2X
411 #endif /* NO_BIT_DEFINES */
413 // ----- EECON1 bits --------------------
418 unsigned char WREN:1;
419 unsigned char WRERR:1;
423 unsigned char EEPGD:1;
426 extern volatile __EECON1_bits_t __at(EECON1_ADDR) EECON1_bits;
428 #ifndef NO_BIT_DEFINES
429 #define RD EECON1_bits.RD
430 #define WR EECON1_bits.WR
431 #define WREN EECON1_bits.WREN
432 #define WRERR EECON1_bits.WRERR
433 #define EEPGD EECON1_bits.EEPGD
434 #endif /* NO_BIT_DEFINES */
436 // ----- INTCON bits --------------------
439 unsigned char RBIF:1;
440 unsigned char INTF:1;
441 unsigned char T0IF:1;
442 unsigned char RBIE:1;
443 unsigned char INTE:1;
444 unsigned char T0IE:1;
445 unsigned char PEIE:1;
449 extern volatile __INTCON_bits_t __at(INTCON_ADDR) INTCON_bits;
451 #ifndef NO_BIT_DEFINES
452 #define RBIF INTCON_bits.RBIF
453 #define INTF INTCON_bits.INTF
454 #define T0IF INTCON_bits.T0IF
455 #define RBIE INTCON_bits.RBIE
456 #define INTE INTCON_bits.INTE
457 #define T0IE INTCON_bits.T0IE
458 #define PEIE INTCON_bits.PEIE
459 #define GIE INTCON_bits.GIE
460 #endif /* NO_BIT_DEFINES */
462 // ----- OPTION_REG bits --------------------
469 unsigned char T0SE:1;
470 unsigned char T0CS:1;
471 unsigned char INTEDG:1;
472 unsigned char NOT_RBPU:1;
474 } __OPTION_REG_bits_t;
475 extern volatile __OPTION_REG_bits_t __at(OPTION_REG_ADDR) OPTION_REG_bits;
477 #ifndef NO_BIT_DEFINES
478 #define PS0 OPTION_REG_bits.PS0
479 #define PS1 OPTION_REG_bits.PS1
480 #define PS2 OPTION_REG_bits.PS2
481 #define PSA OPTION_REG_bits.PSA
482 #define T0SE OPTION_REG_bits.T0SE
483 #define T0CS OPTION_REG_bits.T0CS
484 #define INTEDG OPTION_REG_bits.INTEDG
485 #define NOT_RBPU OPTION_REG_bits.NOT_RBPU
486 #endif /* NO_BIT_DEFINES */
488 // ----- PCON bits --------------------
491 unsigned char NOT_BO:1;
492 unsigned char NOT_POR:1;
501 unsigned char NOT_BOR:1;
511 extern volatile __PCON_bits_t __at(PCON_ADDR) PCON_bits;
513 #ifndef NO_BIT_DEFINES
514 #define NOT_BO PCON_bits.NOT_BO
515 #define NOT_BOR PCON_bits.NOT_BOR
516 #define NOT_POR PCON_bits.NOT_POR
517 #endif /* NO_BIT_DEFINES */
519 // ----- PIE1 bits --------------------
522 unsigned char TMR1IE:1;
523 unsigned char TMR2IE:1;
524 unsigned char CCP1IE:1;
525 unsigned char SSPIE:1;
526 unsigned char TXIE:1;
527 unsigned char RCIE:1;
528 unsigned char ADIE:1;
532 extern volatile __PIE1_bits_t __at(PIE1_ADDR) PIE1_bits;
534 #ifndef NO_BIT_DEFINES
535 #define TMR1IE PIE1_bits.TMR1IE
536 #define TMR2IE PIE1_bits.TMR2IE
537 #define CCP1IE PIE1_bits.CCP1IE
538 #define SSPIE PIE1_bits.SSPIE
539 #define TXIE PIE1_bits.TXIE
540 #define RCIE PIE1_bits.RCIE
541 #define ADIE PIE1_bits.ADIE
542 #endif /* NO_BIT_DEFINES */
544 // ----- PIE2 bits --------------------
547 unsigned char CCP2IE:1;
550 unsigned char BCLIE:1;
551 unsigned char EEIE:1;
557 extern volatile __PIE2_bits_t __at(PIE2_ADDR) PIE2_bits;
559 #ifndef NO_BIT_DEFINES
560 #define CCP2IE PIE2_bits.CCP2IE
561 #define BCLIE PIE2_bits.BCLIE
562 #define EEIE PIE2_bits.EEIE
563 #endif /* NO_BIT_DEFINES */
565 // ----- PIR1 bits --------------------
568 unsigned char TMR1IF:1;
569 unsigned char TMR2IF:1;
570 unsigned char CCP1IF:1;
571 unsigned char SSPIF:1;
572 unsigned char TXIF:1;
573 unsigned char RCIF:1;
574 unsigned char ADIF:1;
578 extern volatile __PIR1_bits_t __at(PIR1_ADDR) PIR1_bits;
580 #ifndef NO_BIT_DEFINES
581 #define TMR1IF PIR1_bits.TMR1IF
582 #define TMR2IF PIR1_bits.TMR2IF
583 #define CCP1IF PIR1_bits.CCP1IF
584 #define SSPIF PIR1_bits.SSPIF
585 #define TXIF PIR1_bits.TXIF
586 #define RCIF PIR1_bits.RCIF
587 #define ADIF PIR1_bits.ADIF
588 #endif /* NO_BIT_DEFINES */
590 // ----- PIR2 bits --------------------
593 unsigned char CCP2IF:1;
596 unsigned char BCLIF:1;
597 unsigned char EEIF:1;
603 extern volatile __PIR2_bits_t __at(PIR2_ADDR) PIR2_bits;
605 #ifndef NO_BIT_DEFINES
606 #define CCP2IF PIR2_bits.CCP2IF
607 #define BCLIF PIR2_bits.BCLIF
608 #define EEIF PIR2_bits.EEIF
609 #endif /* NO_BIT_DEFINES */
611 // ----- PORTA bits --------------------
624 extern volatile __PORTA_bits_t __at(PORTA_ADDR) PORTA_bits;
626 #ifndef NO_BIT_DEFINES
627 #define RA0 PORTA_bits.RA0
628 #define RA1 PORTA_bits.RA1
629 #define RA2 PORTA_bits.RA2
630 #define RA3 PORTA_bits.RA3
631 #define RA4 PORTA_bits.RA4
632 #define RA5 PORTA_bits.RA5
633 #endif /* NO_BIT_DEFINES */
635 // ----- PORTB bits --------------------
648 extern volatile __PORTB_bits_t __at(PORTB_ADDR) PORTB_bits;
650 #ifndef NO_BIT_DEFINES
651 #define RB0 PORTB_bits.RB0
652 #define RB1 PORTB_bits.RB1
653 #define RB2 PORTB_bits.RB2
654 #define RB3 PORTB_bits.RB3
655 #define RB4 PORTB_bits.RB4
656 #define RB5 PORTB_bits.RB5
657 #define RB6 PORTB_bits.RB6
658 #define RB7 PORTB_bits.RB7
659 #endif /* NO_BIT_DEFINES */
661 // ----- PORTC bits --------------------
674 extern volatile __PORTC_bits_t __at(PORTC_ADDR) PORTC_bits;
676 #ifndef NO_BIT_DEFINES
677 #define RC0 PORTC_bits.RC0
678 #define RC1 PORTC_bits.RC1
679 #define RC2 PORTC_bits.RC2
680 #define RC3 PORTC_bits.RC3
681 #define RC4 PORTC_bits.RC4
682 #define RC5 PORTC_bits.RC5
683 #define RC6 PORTC_bits.RC6
684 #define RC7 PORTC_bits.RC7
685 #endif /* NO_BIT_DEFINES */
687 // ----- RCSTA bits --------------------
690 unsigned char RX9D:1;
691 unsigned char OERR:1;
692 unsigned char FERR:1;
693 unsigned char ADDEN:1;
694 unsigned char CREN:1;
695 unsigned char SREN:1;
697 unsigned char SPEN:1;
700 unsigned char RCD8:1;
716 unsigned char NOT_RC8:1;
726 unsigned char RC8_9:1;
730 extern volatile __RCSTA_bits_t __at(RCSTA_ADDR) RCSTA_bits;
732 #ifndef NO_BIT_DEFINES
733 #define RX9D RCSTA_bits.RX9D
734 #define RCD8 RCSTA_bits.RCD8
735 #define OERR RCSTA_bits.OERR
736 #define FERR RCSTA_bits.FERR
737 #define ADDEN RCSTA_bits.ADDEN
738 #define CREN RCSTA_bits.CREN
739 #define SREN RCSTA_bits.SREN
740 #define RX9 RCSTA_bits.RX9
741 #define RC9 RCSTA_bits.RC9
742 #define NOT_RC8 RCSTA_bits.NOT_RC8
743 #define RC8_9 RCSTA_bits.RC8_9
744 #define SPEN RCSTA_bits.SPEN
745 #endif /* NO_BIT_DEFINES */
747 // ----- SSPCON bits --------------------
750 unsigned char SSPM0:1;
751 unsigned char SSPM1:1;
752 unsigned char SSPM2:1;
753 unsigned char SSPM3:1;
755 unsigned char SSPEN:1;
756 unsigned char SSPOV:1;
757 unsigned char WCOL:1;
760 extern volatile __SSPCON_bits_t __at(SSPCON_ADDR) SSPCON_bits;
762 #ifndef NO_BIT_DEFINES
763 #define SSPM0 SSPCON_bits.SSPM0
764 #define SSPM1 SSPCON_bits.SSPM1
765 #define SSPM2 SSPCON_bits.SSPM2
766 #define SSPM3 SSPCON_bits.SSPM3
767 #define CKP SSPCON_bits.CKP
768 #define SSPEN SSPCON_bits.SSPEN
769 #define SSPOV SSPCON_bits.SSPOV
770 #define WCOL SSPCON_bits.WCOL
771 #endif /* NO_BIT_DEFINES */
773 // ----- SSPCON2 bits --------------------
777 unsigned char RSEN:1;
779 unsigned char RCEN:1;
780 unsigned char ACKEN:1;
781 unsigned char ACKDT:1;
782 unsigned char ACKSTAT:1;
783 unsigned char GCEN:1;
786 extern volatile __SSPCON2_bits_t __at(SSPCON2_ADDR) SSPCON2_bits;
788 #ifndef NO_BIT_DEFINES
789 #define SEN SSPCON2_bits.SEN
790 #define RSEN SSPCON2_bits.RSEN
791 #define PEN SSPCON2_bits.PEN
792 #define RCEN SSPCON2_bits.RCEN
793 #define ACKEN SSPCON2_bits.ACKEN
794 #define ACKDT SSPCON2_bits.ACKDT
795 #define ACKSTAT SSPCON2_bits.ACKSTAT
796 #define GCEN SSPCON2_bits.GCEN
797 #endif /* NO_BIT_DEFINES */
799 // ----- SSPSTAT bits --------------------
814 unsigned char I2C_READ:1;
815 unsigned char I2C_START:1;
816 unsigned char I2C_STOP:1;
817 unsigned char I2C_DATA:1;
824 unsigned char NOT_W:1;
827 unsigned char NOT_A:1;
834 unsigned char NOT_WRITE:1;
837 unsigned char NOT_ADDRESS:1;
854 unsigned char READ_WRITE:1;
857 unsigned char DATA_ADDRESS:1;
862 extern volatile __SSPSTAT_bits_t __at(SSPSTAT_ADDR) SSPSTAT_bits;
864 #ifndef NO_BIT_DEFINES
865 #define BF SSPSTAT_bits.BF
866 #define UA SSPSTAT_bits.UA
867 #define R SSPSTAT_bits.R
868 #define I2C_READ SSPSTAT_bits.I2C_READ
869 #define NOT_W SSPSTAT_bits.NOT_W
870 #define NOT_WRITE SSPSTAT_bits.NOT_WRITE
871 #define R_W SSPSTAT_bits.R_W
872 #define READ_WRITE SSPSTAT_bits.READ_WRITE
873 #define S SSPSTAT_bits.S
874 #define I2C_START SSPSTAT_bits.I2C_START
875 #define P SSPSTAT_bits.P
876 #define I2C_STOP SSPSTAT_bits.I2C_STOP
877 #define D SSPSTAT_bits.D
878 #define I2C_DATA SSPSTAT_bits.I2C_DATA
879 #define NOT_A SSPSTAT_bits.NOT_A
880 #define NOT_ADDRESS SSPSTAT_bits.NOT_ADDRESS
881 #define D_A SSPSTAT_bits.D_A
882 #define DATA_ADDRESS SSPSTAT_bits.DATA_ADDRESS
883 #define CKE SSPSTAT_bits.CKE
884 #define SMP SSPSTAT_bits.SMP
885 #endif /* NO_BIT_DEFINES */
887 // ----- STATUS bits --------------------
893 unsigned char NOT_PD:1;
894 unsigned char NOT_TO:1;
900 extern volatile __STATUS_bits_t __at(STATUS_ADDR) STATUS_bits;
902 #ifndef NO_BIT_DEFINES
903 #define C STATUS_bits.C
904 #define DC STATUS_bits.DC
905 #define Z STATUS_bits.Z
906 #define NOT_PD STATUS_bits.NOT_PD
907 #define NOT_TO STATUS_bits.NOT_TO
908 #define RP0 STATUS_bits.RP0
909 #define RP1 STATUS_bits.RP1
910 #define IRP STATUS_bits.IRP
911 #endif /* NO_BIT_DEFINES */
913 // ----- T1CON bits --------------------
916 unsigned char TMR1ON:1;
917 unsigned char TMR1CS:1;
918 unsigned char NOT_T1SYNC:1;
919 unsigned char T1OSCEN:1;
920 unsigned char T1CKPS0:1;
921 unsigned char T1CKPS1:1;
928 unsigned char T1INSYNC:1;
938 unsigned char T1SYNC:1;
946 extern volatile __T1CON_bits_t __at(T1CON_ADDR) T1CON_bits;
948 #ifndef NO_BIT_DEFINES
949 #define TMR1ON T1CON_bits.TMR1ON
950 #define TMR1CS T1CON_bits.TMR1CS
951 #define NOT_T1SYNC T1CON_bits.NOT_T1SYNC
952 #define T1INSYNC T1CON_bits.T1INSYNC
953 #define T1SYNC T1CON_bits.T1SYNC
954 #define T1OSCEN T1CON_bits.T1OSCEN
955 #define T1CKPS0 T1CON_bits.T1CKPS0
956 #define T1CKPS1 T1CON_bits.T1CKPS1
957 #endif /* NO_BIT_DEFINES */
959 // ----- T2CON bits --------------------
962 unsigned char T2CKPS0:1;
963 unsigned char T2CKPS1:1;
964 unsigned char TMR2ON:1;
965 unsigned char TOUTPS0:1;
966 unsigned char TOUTPS1:1;
967 unsigned char TOUTPS2:1;
968 unsigned char TOUTPS3:1;
972 extern volatile __T2CON_bits_t __at(T2CON_ADDR) T2CON_bits;
974 #ifndef NO_BIT_DEFINES
975 #define T2CKPS0 T2CON_bits.T2CKPS0
976 #define T2CKPS1 T2CON_bits.T2CKPS1
977 #define TMR2ON T2CON_bits.TMR2ON
978 #define TOUTPS0 T2CON_bits.TOUTPS0
979 #define TOUTPS1 T2CON_bits.TOUTPS1
980 #define TOUTPS2 T2CON_bits.TOUTPS2
981 #define TOUTPS3 T2CON_bits.TOUTPS3
982 #endif /* NO_BIT_DEFINES */
984 // ----- TRISA bits --------------------
987 unsigned char TRISA0:1;
988 unsigned char TRISA1:1;
989 unsigned char TRISA2:1;
990 unsigned char TRISA3:1;
991 unsigned char TRISA4:1;
992 unsigned char TRISA5:1;
997 extern volatile __TRISA_bits_t __at(TRISA_ADDR) TRISA_bits;
999 #ifndef NO_BIT_DEFINES
1000 #define TRISA0 TRISA_bits.TRISA0
1001 #define TRISA1 TRISA_bits.TRISA1
1002 #define TRISA2 TRISA_bits.TRISA2
1003 #define TRISA3 TRISA_bits.TRISA3
1004 #define TRISA4 TRISA_bits.TRISA4
1005 #define TRISA5 TRISA_bits.TRISA5
1006 #endif /* NO_BIT_DEFINES */
1008 // ----- TRISB bits --------------------
1011 unsigned char TRISB0:1;
1012 unsigned char TRISB1:1;
1013 unsigned char TRISB2:1;
1014 unsigned char TRISB3:1;
1015 unsigned char TRISB4:1;
1016 unsigned char TRISB5:1;
1017 unsigned char TRISB6:1;
1018 unsigned char TRISB7:1;
1021 extern volatile __TRISB_bits_t __at(TRISB_ADDR) TRISB_bits;
1023 #ifndef NO_BIT_DEFINES
1024 #define TRISB0 TRISB_bits.TRISB0
1025 #define TRISB1 TRISB_bits.TRISB1
1026 #define TRISB2 TRISB_bits.TRISB2
1027 #define TRISB3 TRISB_bits.TRISB3
1028 #define TRISB4 TRISB_bits.TRISB4
1029 #define TRISB5 TRISB_bits.TRISB5
1030 #define TRISB6 TRISB_bits.TRISB6
1031 #define TRISB7 TRISB_bits.TRISB7
1032 #endif /* NO_BIT_DEFINES */
1034 // ----- TRISC bits --------------------
1037 unsigned char TRISC0:1;
1038 unsigned char TRISC1:1;
1039 unsigned char TRISC2:1;
1040 unsigned char TRISC3:1;
1041 unsigned char TRISC4:1;
1042 unsigned char TRISC5:1;
1043 unsigned char TRISC6:1;
1044 unsigned char TRISC7:1;
1047 extern volatile __TRISC_bits_t __at(TRISC_ADDR) TRISC_bits;
1049 #ifndef NO_BIT_DEFINES
1050 #define TRISC0 TRISC_bits.TRISC0
1051 #define TRISC1 TRISC_bits.TRISC1
1052 #define TRISC2 TRISC_bits.TRISC2
1053 #define TRISC3 TRISC_bits.TRISC3
1054 #define TRISC4 TRISC_bits.TRISC4
1055 #define TRISC5 TRISC_bits.TRISC5
1056 #define TRISC6 TRISC_bits.TRISC6
1057 #define TRISC7 TRISC_bits.TRISC7
1058 #endif /* NO_BIT_DEFINES */
1060 // ----- TXSTA bits --------------------
1063 unsigned char TX9D:1;
1064 unsigned char TRMT:1;
1065 unsigned char BRGH:1;
1067 unsigned char SYNC:1;
1068 unsigned char TXEN:1;
1069 unsigned char TX9:1;
1070 unsigned char CSRC:1;
1073 unsigned char TXD8:1;
1079 unsigned char NOT_TX8:1;
1089 unsigned char TX8_9:1;
1093 extern volatile __TXSTA_bits_t __at(TXSTA_ADDR) TXSTA_bits;
1095 #ifndef NO_BIT_DEFINES
1096 #define TX9D TXSTA_bits.TX9D
1097 #define TXD8 TXSTA_bits.TXD8
1098 #define TRMT TXSTA_bits.TRMT
1099 #define BRGH TXSTA_bits.BRGH
1100 #define SYNC TXSTA_bits.SYNC
1101 #define TXEN TXSTA_bits.TXEN
1102 #define TX9 TXSTA_bits.TX9
1103 #define NOT_TX8 TXSTA_bits.NOT_TX8
1104 #define TX8_9 TXSTA_bits.TX8_9
1105 #define CSRC TXSTA_bits.CSRC
1106 #endif /* NO_BIT_DEFINES */