2 // Register Declarations for Microchip 16F76 Processor
5 // This header file was automatically generated by:
9 // Copyright (c) 2002, Kevin L. Pauba, All Rights Reserved
11 // SDCC is licensed under the GNU Public license (GPL) v2. Note that
12 // this license covers the code to the compiler and other executables,
13 // but explicitly does not cover any code or objects generated by sdcc.
14 // We have not yet decided on a license for the run time libraries, but
15 // it will not put any requirements on code linked against it. See:
17 // http://www.gnu.org/copyleft/gpl/html
19 // See http://sdcc.sourceforge.net/ for the latest information on sdcc.
26 // Register addresses.
28 #define INDF_ADDR 0x0000
29 #define TMR0_ADDR 0x0001
30 #define PCL_ADDR 0x0002
31 #define STATUS_ADDR 0x0003
32 #define FSR_ADDR 0x0004
33 #define PORTA_ADDR 0x0005
34 #define PORTB_ADDR 0x0006
35 #define PORTC_ADDR 0x0007
36 #define PCLATH_ADDR 0x000A
37 #define INTCON_ADDR 0x000B
38 #define PIR1_ADDR 0x000C
39 #define PIR2_ADDR 0x000D
40 #define TMR1L_ADDR 0x000E
41 #define TMR1H_ADDR 0x000F
42 #define T1CON_ADDR 0x0010
43 #define TMR2_ADDR 0x0011
44 #define T2CON_ADDR 0x0012
45 #define SSPBUF_ADDR 0x0013
46 #define SSPCON_ADDR 0x0014
47 #define CCPR1L_ADDR 0x0015
48 #define CCPR1H_ADDR 0x0016
49 #define CCP1CON_ADDR 0x0017
50 #define RCSTA_ADDR 0x0018
51 #define TXREG_ADDR 0x0019
52 #define RCREG_ADDR 0x001A
53 #define CCPR2L_ADDR 0x001B
54 #define CCPR2H_ADDR 0x001C
55 #define CCP2CON_ADDR 0x001D
56 #define ADRES_ADDR 0x001E
57 #define ADCON0_ADDR 0x001F
58 #define OPTION_REG_ADDR 0x0081
59 #define TRISA_ADDR 0x0085
60 #define TRISB_ADDR 0x0086
61 #define TRISC_ADDR 0x0087
62 #define PIE1_ADDR 0x008C
63 #define PIE2_ADDR 0x008D
64 #define PCON_ADDR 0x008E
65 #define PR2_ADDR 0x0092
66 #define SSPADD_ADDR 0x0093
67 #define SSPSTAT_ADDR 0x0094
68 #define TXSTA_ADDR 0x0098
69 #define SPBRG_ADDR 0x0099
70 #define ADCON1_ADDR 0x009F
71 #define PMDATA_ADDR 0x010C
72 #define PMADR_ADDR 0x010D
73 #define PMDATH_ADDR 0x010E
74 #define PMADRH_ADDR 0x010F
75 #define PMCON1_ADDR 0x018C
78 // Memory organization.
84 // P16F76.INC Standard Header File, Version 1.01 Microchip Technology, Inc.
87 // This header file defines configurations, registers, and other useful bits of
88 // information for the PIC16F76 microcontroller. These names are taken to match
89 // the data sheets as closely as possible.
91 // Note that the processor must be selected before this file is
92 // included. The processor may be selected the following ways:
94 // 1. Command line switch:
95 // C:\ MPASM MYFILE.ASM /PIC16F76
96 // 2. LIST directive in the source file
98 // 3. Processor Type entry in the MPASM full-screen interface
100 //==========================================================================
104 //==========================================================================
108 //1.00 00/00/00 Initial Release
110 //==========================================================================
114 //==========================================================================
117 // MESSG "Processor-header file mismatch. Verify selected processor."
120 //==========================================================================
122 // Register Definitions
124 //==========================================================================
129 //----- Register Files------------------------------------------------------
131 extern __sfr __at (INDF_ADDR) INDF;
132 extern __sfr __at (TMR0_ADDR) TMR0;
133 extern __sfr __at (PCL_ADDR) PCL;
134 extern __sfr __at (STATUS_ADDR) STATUS;
135 extern __sfr __at (FSR_ADDR) FSR;
136 extern __sfr __at (PORTA_ADDR) PORTA;
137 extern __sfr __at (PORTB_ADDR) PORTB;
138 extern __sfr __at (PORTC_ADDR) PORTC;
139 extern __sfr __at (PCLATH_ADDR) PCLATH;
140 extern __sfr __at (INTCON_ADDR) INTCON;
141 extern __sfr __at (PIR1_ADDR) PIR1;
142 extern __sfr __at (PIR2_ADDR) PIR2;
143 extern __sfr __at (TMR1L_ADDR) TMR1L;
144 extern __sfr __at (TMR1H_ADDR) TMR1H;
145 extern __sfr __at (T1CON_ADDR) T1CON;
146 extern __sfr __at (TMR2_ADDR) TMR2;
147 extern __sfr __at (T2CON_ADDR) T2CON;
148 extern __sfr __at (SSPBUF_ADDR) SSPBUF;
149 extern __sfr __at (SSPCON_ADDR) SSPCON;
150 extern __sfr __at (CCPR1L_ADDR) CCPR1L;
151 extern __sfr __at (CCPR1H_ADDR) CCPR1H;
152 extern __sfr __at (CCP1CON_ADDR) CCP1CON;
153 extern __sfr __at (RCSTA_ADDR) RCSTA;
154 extern __sfr __at (TXREG_ADDR) TXREG;
155 extern __sfr __at (RCREG_ADDR) RCREG;
156 extern __sfr __at (CCPR2L_ADDR) CCPR2L;
157 extern __sfr __at (CCPR2H_ADDR) CCPR2H;
158 extern __sfr __at (CCP2CON_ADDR) CCP2CON;
159 extern __sfr __at (ADRES_ADDR) ADRES;
160 extern __sfr __at (ADCON0_ADDR) ADCON0;
162 extern __sfr __at (OPTION_REG_ADDR) OPTION_REG;
163 extern __sfr __at (TRISA_ADDR) TRISA;
164 extern __sfr __at (TRISB_ADDR) TRISB;
165 extern __sfr __at (TRISC_ADDR) TRISC;
166 extern __sfr __at (PIE1_ADDR) PIE1;
167 extern __sfr __at (PIE2_ADDR) PIE2;
168 extern __sfr __at (PCON_ADDR) PCON;
169 extern __sfr __at (PR2_ADDR) PR2;
170 extern __sfr __at (SSPADD_ADDR) SSPADD;
171 extern __sfr __at (SSPSTAT_ADDR) SSPSTAT;
172 extern __sfr __at (TXSTA_ADDR) TXSTA;
173 extern __sfr __at (SPBRG_ADDR) SPBRG;
174 extern __sfr __at (ADCON1_ADDR) ADCON1;
176 extern __sfr __at (PMDATA_ADDR) PMDATA;
177 extern __sfr __at (PMADR_ADDR) PMADR;
178 extern __sfr __at (PMDATH_ADDR) PMDATH;
179 extern __sfr __at (PMADRH_ADDR) PMADRH;
181 extern __sfr __at (PMCON1_ADDR) PMCON1;
183 //----- STATUS Bits --------------------------------------------------------
186 //----- INTCON Bits --------------------------------------------------------
189 //----- PIR1 Bits ----------------------------------------------------------
192 //----- PIR2 Bits ----------------------------------------------------------
195 //----- T1CON Bits ---------------------------------------------------------
198 //----- T2CON Bits ---------------------------------------------------------
201 //----- SSPCON Bits --------------------------------------------------------
204 //----- CCP1CON Bits -------------------------------------------------------
207 //----- RCSTA Bits ---------------------------------------------------------
210 //----- CCP2CON Bits -------------------------------------------------------
213 //----- ADCON0 Bits --------------------------------------------------------
216 //----- OPTION Bits --------------------------------------------------------
219 //----- PIE1 Bits ----------------------------------------------------------
222 //----- PIE2 Bits ----------------------------------------------------------
225 //----- PCON Bits ----------------------------------------------------------
228 //----- SSPSTAT Bits -------------------------------------------------------
231 //----- TXSTA Bits ---------------------------------------------------------
234 //----- ADCON1 Bits --------------------------------------------------------
237 //----- PMCON1 Bits --------------------------------------------------------
239 //==========================================================================
243 //==========================================================================
246 // __BADRAM H'08'-H'09', H'88'-H'89'
247 // __BADRAM H'8F'-H'91', H'95'-H'97', H'9A'-H'9E'
248 // __BADRAM H'105', H'107'-H'109'
249 // __BADRAM H'185', H'187'-H'189', H'18D'-H'18F'
251 //==========================================================================
253 // Configuration Bits
255 //==========================================================================
257 #define _BODEN_ON 0x3FFF
258 #define _BODEN_OFF 0x3FBF
259 #define _CP_ALL 0x3FEF
260 #define _CP_OFF 0x3FFF
261 #define _PWRTE_OFF 0x3FFF
262 #define _PWRTE_ON 0x3FF7
263 #define _WDT_ON 0x3FFF
264 #define _WDT_OFF 0x3FFB
265 #define _LP_OSC 0x3FFC
266 #define _XT_OSC 0x3FFD
267 #define _HS_OSC 0x3FFE
268 #define _RC_OSC 0x3FFF
272 // ----- ADCON0 bits --------------------
275 unsigned char ADON:1;
278 unsigned char CHS0:1;
279 unsigned char CHS1:1;
280 unsigned char CHS2:1;
281 unsigned char ADCS0:1;
282 unsigned char ADCS1:1;
287 unsigned char NOT_DONE:1;
297 unsigned char GO_DONE:1;
305 extern volatile __ADCON0_bits_t __at(ADCON0_ADDR) ADCON0_bits;
307 #ifndef NO_BIT_DEFINES
308 #define ADON ADCON0_bits.ADON
309 #define GO ADCON0_bits.GO
310 #define NOT_DONE ADCON0_bits.NOT_DONE
311 #define GO_DONE ADCON0_bits.GO_DONE
312 #define CHS0 ADCON0_bits.CHS0
313 #define CHS1 ADCON0_bits.CHS1
314 #define CHS2 ADCON0_bits.CHS2
315 #define ADCS0 ADCON0_bits.ADCS0
316 #define ADCS1 ADCON0_bits.ADCS1
317 #endif /* NO_BIT_DEFINES */
319 // ----- ADCON1 bits --------------------
322 unsigned char PCFG0:1;
323 unsigned char PCFG1:1;
324 unsigned char PCFG2:1;
332 extern volatile __ADCON1_bits_t __at(ADCON1_ADDR) ADCON1_bits;
334 #ifndef NO_BIT_DEFINES
335 #define PCFG0 ADCON1_bits.PCFG0
336 #define PCFG1 ADCON1_bits.PCFG1
337 #define PCFG2 ADCON1_bits.PCFG2
338 #endif /* NO_BIT_DEFINES */
340 // ----- CCP1CON bits --------------------
343 unsigned char CCP1M0:1;
344 unsigned char CCP1M1:1;
345 unsigned char CCP1M2:1;
346 unsigned char CCP1M3:1;
347 unsigned char CCP1Y:1;
348 unsigned char CCP1X:1;
353 extern volatile __CCP1CON_bits_t __at(CCP1CON_ADDR) CCP1CON_bits;
355 #ifndef NO_BIT_DEFINES
356 #define CCP1M0 CCP1CON_bits.CCP1M0
357 #define CCP1M1 CCP1CON_bits.CCP1M1
358 #define CCP1M2 CCP1CON_bits.CCP1M2
359 #define CCP1M3 CCP1CON_bits.CCP1M3
360 #define CCP1Y CCP1CON_bits.CCP1Y
361 #define CCP1X CCP1CON_bits.CCP1X
362 #endif /* NO_BIT_DEFINES */
364 // ----- CCP2CON bits --------------------
367 unsigned char CCP2M0:1;
368 unsigned char CCP2M1:1;
369 unsigned char CCP2M2:1;
370 unsigned char CCP2M3:1;
371 unsigned char CCP2Y:1;
372 unsigned char CCP2X:1;
377 extern volatile __CCP2CON_bits_t __at(CCP2CON_ADDR) CCP2CON_bits;
379 #ifndef NO_BIT_DEFINES
380 #define CCP2M0 CCP2CON_bits.CCP2M0
381 #define CCP2M1 CCP2CON_bits.CCP2M1
382 #define CCP2M2 CCP2CON_bits.CCP2M2
383 #define CCP2M3 CCP2CON_bits.CCP2M3
384 #define CCP2Y CCP2CON_bits.CCP2Y
385 #define CCP2X CCP2CON_bits.CCP2X
386 #endif /* NO_BIT_DEFINES */
388 // ----- INTCON bits --------------------
391 unsigned char RBIF:1;
392 unsigned char INTF:1;
393 unsigned char T0IF:1;
394 unsigned char RBIE:1;
395 unsigned char INTE:1;
396 unsigned char T0IE:1;
397 unsigned char PEIE:1;
401 extern volatile __INTCON_bits_t __at(INTCON_ADDR) INTCON_bits;
403 #ifndef NO_BIT_DEFINES
404 #define RBIF INTCON_bits.RBIF
405 #define INTF INTCON_bits.INTF
406 #define T0IF INTCON_bits.T0IF
407 #define RBIE INTCON_bits.RBIE
408 #define INTE INTCON_bits.INTE
409 #define T0IE INTCON_bits.T0IE
410 #define PEIE INTCON_bits.PEIE
411 #define GIE INTCON_bits.GIE
412 #endif /* NO_BIT_DEFINES */
414 // ----- OPTION_REG bits --------------------
421 unsigned char T0SE:1;
422 unsigned char T0CS:1;
423 unsigned char INTEDG:1;
424 unsigned char NOT_RBPU:1;
426 } __OPTION_REG_bits_t;
427 extern volatile __OPTION_REG_bits_t __at(OPTION_REG_ADDR) OPTION_REG_bits;
429 #ifndef NO_BIT_DEFINES
430 #define PS0 OPTION_REG_bits.PS0
431 #define PS1 OPTION_REG_bits.PS1
432 #define PS2 OPTION_REG_bits.PS2
433 #define PSA OPTION_REG_bits.PSA
434 #define T0SE OPTION_REG_bits.T0SE
435 #define T0CS OPTION_REG_bits.T0CS
436 #define INTEDG OPTION_REG_bits.INTEDG
437 #define NOT_RBPU OPTION_REG_bits.NOT_RBPU
438 #endif /* NO_BIT_DEFINES */
440 // ----- PCON bits --------------------
443 unsigned char NOT_BO:1;
444 unsigned char NOT_POR:1;
453 unsigned char NOT_BOR:1;
463 extern volatile __PCON_bits_t __at(PCON_ADDR) PCON_bits;
465 #ifndef NO_BIT_DEFINES
466 #define NOT_BO PCON_bits.NOT_BO
467 #define NOT_BOR PCON_bits.NOT_BOR
468 #define NOT_POR PCON_bits.NOT_POR
469 #endif /* NO_BIT_DEFINES */
471 // ----- PIE1 bits --------------------
474 unsigned char TMR1IE:1;
475 unsigned char TMR2IE:1;
476 unsigned char CCP1IE:1;
477 unsigned char SSPIE:1;
478 unsigned char TXIE:1;
479 unsigned char RCIE:1;
480 unsigned char ADIE:1;
484 extern volatile __PIE1_bits_t __at(PIE1_ADDR) PIE1_bits;
486 #ifndef NO_BIT_DEFINES
487 #define TMR1IE PIE1_bits.TMR1IE
488 #define TMR2IE PIE1_bits.TMR2IE
489 #define CCP1IE PIE1_bits.CCP1IE
490 #define SSPIE PIE1_bits.SSPIE
491 #define TXIE PIE1_bits.TXIE
492 #define RCIE PIE1_bits.RCIE
493 #define ADIE PIE1_bits.ADIE
494 #endif /* NO_BIT_DEFINES */
496 // ----- PIE2 bits --------------------
499 unsigned char CCP2IE:1;
509 extern volatile __PIE2_bits_t __at(PIE2_ADDR) PIE2_bits;
511 #ifndef NO_BIT_DEFINES
512 #define CCP2IE PIE2_bits.CCP2IE
513 #endif /* NO_BIT_DEFINES */
515 // ----- PIR1 bits --------------------
518 unsigned char TMR1IF:1;
519 unsigned char TMR2IF:1;
520 unsigned char CCP1IF:1;
521 unsigned char SSPIF:1;
522 unsigned char TXIF:1;
523 unsigned char RCIF:1;
524 unsigned char ADIF:1;
528 extern volatile __PIR1_bits_t __at(PIR1_ADDR) PIR1_bits;
530 #ifndef NO_BIT_DEFINES
531 #define TMR1IF PIR1_bits.TMR1IF
532 #define TMR2IF PIR1_bits.TMR2IF
533 #define CCP1IF PIR1_bits.CCP1IF
534 #define SSPIF PIR1_bits.SSPIF
535 #define TXIF PIR1_bits.TXIF
536 #define RCIF PIR1_bits.RCIF
537 #define ADIF PIR1_bits.ADIF
538 #endif /* NO_BIT_DEFINES */
540 // ----- PIR2 bits --------------------
543 unsigned char CCP2IF:1;
553 extern volatile __PIR2_bits_t __at(PIR2_ADDR) PIR2_bits;
555 #ifndef NO_BIT_DEFINES
556 #define CCP2IF PIR2_bits.CCP2IF
557 #endif /* NO_BIT_DEFINES */
559 // ----- PMCON1 bits --------------------
572 extern volatile __PMCON1_bits_t __at(PMCON1_ADDR) PMCON1_bits;
574 #ifndef NO_BIT_DEFINES
575 #define RD PMCON1_bits.RD
576 #endif /* NO_BIT_DEFINES */
578 // ----- PORTA bits --------------------
591 extern volatile __PORTA_bits_t __at(PORTA_ADDR) PORTA_bits;
593 #ifndef NO_BIT_DEFINES
594 #define RA0 PORTA_bits.RA0
595 #define RA1 PORTA_bits.RA1
596 #define RA2 PORTA_bits.RA2
597 #define RA3 PORTA_bits.RA3
598 #define RA4 PORTA_bits.RA4
599 #define RA5 PORTA_bits.RA5
600 #endif /* NO_BIT_DEFINES */
602 // ----- PORTB bits --------------------
615 extern volatile __PORTB_bits_t __at(PORTB_ADDR) PORTB_bits;
617 #ifndef NO_BIT_DEFINES
618 #define RB0 PORTB_bits.RB0
619 #define RB1 PORTB_bits.RB1
620 #define RB2 PORTB_bits.RB2
621 #define RB3 PORTB_bits.RB3
622 #define RB4 PORTB_bits.RB4
623 #define RB5 PORTB_bits.RB5
624 #define RB6 PORTB_bits.RB6
625 #define RB7 PORTB_bits.RB7
626 #endif /* NO_BIT_DEFINES */
628 // ----- PORTC bits --------------------
641 extern volatile __PORTC_bits_t __at(PORTC_ADDR) PORTC_bits;
643 #ifndef NO_BIT_DEFINES
644 #define RC0 PORTC_bits.RC0
645 #define RC1 PORTC_bits.RC1
646 #define RC2 PORTC_bits.RC2
647 #define RC3 PORTC_bits.RC3
648 #define RC4 PORTC_bits.RC4
649 #define RC5 PORTC_bits.RC5
650 #define RC6 PORTC_bits.RC6
651 #define RC7 PORTC_bits.RC7
652 #endif /* NO_BIT_DEFINES */
654 // ----- RCSTA bits --------------------
657 unsigned char RX9D:1;
658 unsigned char OERR:1;
659 unsigned char FERR:1;
661 unsigned char CREN:1;
662 unsigned char SREN:1;
664 unsigned char SPEN:1;
667 unsigned char RCD8:1;
683 unsigned char NOT_RC8:1;
693 unsigned char RC8_9:1;
697 extern volatile __RCSTA_bits_t __at(RCSTA_ADDR) RCSTA_bits;
699 #ifndef NO_BIT_DEFINES
700 #define RX9D RCSTA_bits.RX9D
701 #define RCD8 RCSTA_bits.RCD8
702 #define OERR RCSTA_bits.OERR
703 #define FERR RCSTA_bits.FERR
704 #define CREN RCSTA_bits.CREN
705 #define SREN RCSTA_bits.SREN
706 #define RX9 RCSTA_bits.RX9
707 #define RC9 RCSTA_bits.RC9
708 #define NOT_RC8 RCSTA_bits.NOT_RC8
709 #define RC8_9 RCSTA_bits.RC8_9
710 #define SPEN RCSTA_bits.SPEN
711 #endif /* NO_BIT_DEFINES */
713 // ----- SSPCON bits --------------------
716 unsigned char SSPM0:1;
717 unsigned char SSPM1:1;
718 unsigned char SSPM2:1;
719 unsigned char SSPM3:1;
721 unsigned char SSPEN:1;
722 unsigned char SSPOV:1;
723 unsigned char WCOL:1;
726 extern volatile __SSPCON_bits_t __at(SSPCON_ADDR) SSPCON_bits;
728 #ifndef NO_BIT_DEFINES
729 #define SSPM0 SSPCON_bits.SSPM0
730 #define SSPM1 SSPCON_bits.SSPM1
731 #define SSPM2 SSPCON_bits.SSPM2
732 #define SSPM3 SSPCON_bits.SSPM3
733 #define CKP SSPCON_bits.CKP
734 #define SSPEN SSPCON_bits.SSPEN
735 #define SSPOV SSPCON_bits.SSPOV
736 #define WCOL SSPCON_bits.WCOL
737 #endif /* NO_BIT_DEFINES */
739 // ----- SSPSTAT bits --------------------
754 unsigned char I2C_READ:1;
755 unsigned char I2C_START:1;
756 unsigned char I2C_STOP:1;
757 unsigned char I2C_DATA:1;
764 unsigned char NOT_W:1;
767 unsigned char NOT_A:1;
774 unsigned char NOT_WRITE:1;
777 unsigned char NOT_ADDRESS:1;
794 unsigned char READ_WRITE:1;
797 unsigned char DATA_ADDRESS:1;
802 extern volatile __SSPSTAT_bits_t __at(SSPSTAT_ADDR) SSPSTAT_bits;
804 #ifndef NO_BIT_DEFINES
805 #define BF SSPSTAT_bits.BF
806 #define UA SSPSTAT_bits.UA
807 #define R SSPSTAT_bits.R
808 #define I2C_READ SSPSTAT_bits.I2C_READ
809 #define NOT_W SSPSTAT_bits.NOT_W
810 #define NOT_WRITE SSPSTAT_bits.NOT_WRITE
811 #define R_W SSPSTAT_bits.R_W
812 #define READ_WRITE SSPSTAT_bits.READ_WRITE
813 #define S SSPSTAT_bits.S
814 #define I2C_START SSPSTAT_bits.I2C_START
815 #define P SSPSTAT_bits.P
816 #define I2C_STOP SSPSTAT_bits.I2C_STOP
817 #define D SSPSTAT_bits.D
818 #define I2C_DATA SSPSTAT_bits.I2C_DATA
819 #define NOT_A SSPSTAT_bits.NOT_A
820 #define NOT_ADDRESS SSPSTAT_bits.NOT_ADDRESS
821 #define D_A SSPSTAT_bits.D_A
822 #define DATA_ADDRESS SSPSTAT_bits.DATA_ADDRESS
823 #define CKE SSPSTAT_bits.CKE
824 #define SMP SSPSTAT_bits.SMP
825 #endif /* NO_BIT_DEFINES */
827 // ----- STATUS bits --------------------
833 unsigned char NOT_PD:1;
834 unsigned char NOT_TO:1;
840 extern volatile __STATUS_bits_t __at(STATUS_ADDR) STATUS_bits;
842 #ifndef NO_BIT_DEFINES
843 #define C STATUS_bits.C
844 #define DC STATUS_bits.DC
845 #define Z STATUS_bits.Z
846 #define NOT_PD STATUS_bits.NOT_PD
847 #define NOT_TO STATUS_bits.NOT_TO
848 #define RP0 STATUS_bits.RP0
849 #define RP1 STATUS_bits.RP1
850 #define IRP STATUS_bits.IRP
851 #endif /* NO_BIT_DEFINES */
853 // ----- T1CON bits --------------------
856 unsigned char TMR1ON:1;
857 unsigned char TMR1CS:1;
858 unsigned char NOT_T1SYNC:1;
859 unsigned char T1OSCEN:1;
860 unsigned char T1CKPS0:1;
861 unsigned char T1CKPS1:1;
868 unsigned char T1INSYNC:1;
876 extern volatile __T1CON_bits_t __at(T1CON_ADDR) T1CON_bits;
878 #ifndef NO_BIT_DEFINES
879 #define TMR1ON T1CON_bits.TMR1ON
880 #define TMR1CS T1CON_bits.TMR1CS
881 #define NOT_T1SYNC T1CON_bits.NOT_T1SYNC
882 #define T1INSYNC T1CON_bits.T1INSYNC
883 #define T1OSCEN T1CON_bits.T1OSCEN
884 #define T1CKPS0 T1CON_bits.T1CKPS0
885 #define T1CKPS1 T1CON_bits.T1CKPS1
886 #endif /* NO_BIT_DEFINES */
888 // ----- T2CON bits --------------------
891 unsigned char T2CKPS0:1;
892 unsigned char T2CKPS1:1;
893 unsigned char TMR2ON:1;
894 unsigned char TOUTPS0:1;
895 unsigned char TOUTPS1:1;
896 unsigned char TOUTPS2:1;
897 unsigned char TOUTPS3:1;
901 extern volatile __T2CON_bits_t __at(T2CON_ADDR) T2CON_bits;
903 #ifndef NO_BIT_DEFINES
904 #define T2CKPS0 T2CON_bits.T2CKPS0
905 #define T2CKPS1 T2CON_bits.T2CKPS1
906 #define TMR2ON T2CON_bits.TMR2ON
907 #define TOUTPS0 T2CON_bits.TOUTPS0
908 #define TOUTPS1 T2CON_bits.TOUTPS1
909 #define TOUTPS2 T2CON_bits.TOUTPS2
910 #define TOUTPS3 T2CON_bits.TOUTPS3
911 #endif /* NO_BIT_DEFINES */
913 // ----- TRISA bits --------------------
916 unsigned char TRISA0:1;
917 unsigned char TRISA1:1;
918 unsigned char TRISA2:1;
919 unsigned char TRISA3:1;
920 unsigned char TRISA4:1;
921 unsigned char TRISA5:1;
926 extern volatile __TRISA_bits_t __at(TRISA_ADDR) TRISA_bits;
928 #ifndef NO_BIT_DEFINES
929 #define TRISA0 TRISA_bits.TRISA0
930 #define TRISA1 TRISA_bits.TRISA1
931 #define TRISA2 TRISA_bits.TRISA2
932 #define TRISA3 TRISA_bits.TRISA3
933 #define TRISA4 TRISA_bits.TRISA4
934 #define TRISA5 TRISA_bits.TRISA5
935 #endif /* NO_BIT_DEFINES */
937 // ----- TRISB bits --------------------
940 unsigned char TRISB0:1;
941 unsigned char TRISB1:1;
942 unsigned char TRISB2:1;
943 unsigned char TRISB3:1;
944 unsigned char TRISB4:1;
945 unsigned char TRISB5:1;
946 unsigned char TRISB6:1;
947 unsigned char TRISB7:1;
950 extern volatile __TRISB_bits_t __at(TRISB_ADDR) TRISB_bits;
952 #ifndef NO_BIT_DEFINES
953 #define TRISB0 TRISB_bits.TRISB0
954 #define TRISB1 TRISB_bits.TRISB1
955 #define TRISB2 TRISB_bits.TRISB2
956 #define TRISB3 TRISB_bits.TRISB3
957 #define TRISB4 TRISB_bits.TRISB4
958 #define TRISB5 TRISB_bits.TRISB5
959 #define TRISB6 TRISB_bits.TRISB6
960 #define TRISB7 TRISB_bits.TRISB7
961 #endif /* NO_BIT_DEFINES */
963 // ----- TRISC bits --------------------
966 unsigned char TRISC0:1;
967 unsigned char TRISC1:1;
968 unsigned char TRISC2:1;
969 unsigned char TRISC3:1;
970 unsigned char TRISC4:1;
971 unsigned char TRISC5:1;
972 unsigned char TRISC6:1;
973 unsigned char TRISC7:1;
976 extern volatile __TRISC_bits_t __at(TRISC_ADDR) TRISC_bits;
978 #ifndef NO_BIT_DEFINES
979 #define TRISC0 TRISC_bits.TRISC0
980 #define TRISC1 TRISC_bits.TRISC1
981 #define TRISC2 TRISC_bits.TRISC2
982 #define TRISC3 TRISC_bits.TRISC3
983 #define TRISC4 TRISC_bits.TRISC4
984 #define TRISC5 TRISC_bits.TRISC5
985 #define TRISC6 TRISC_bits.TRISC6
986 #define TRISC7 TRISC_bits.TRISC7
987 #endif /* NO_BIT_DEFINES */
989 // ----- TXSTA bits --------------------
992 unsigned char TX9D:1;
993 unsigned char TRMT:1;
994 unsigned char BRGH:1;
996 unsigned char SYNC:1;
997 unsigned char TXEN:1;
999 unsigned char CSRC:1;
1002 unsigned char TXD8:1;
1008 unsigned char NOT_TX8:1;
1018 unsigned char TX8_9:1;
1022 extern volatile __TXSTA_bits_t __at(TXSTA_ADDR) TXSTA_bits;
1024 #ifndef NO_BIT_DEFINES
1025 #define TX9D TXSTA_bits.TX9D
1026 #define TXD8 TXSTA_bits.TXD8
1027 #define TRMT TXSTA_bits.TRMT
1028 #define BRGH TXSTA_bits.BRGH
1029 #define SYNC TXSTA_bits.SYNC
1030 #define TXEN TXSTA_bits.TXEN
1031 #define TX9 TXSTA_bits.TX9
1032 #define NOT_TX8 TXSTA_bits.NOT_TX8
1033 #define TX8_9 TXSTA_bits.TX8_9
1034 #define CSRC TXSTA_bits.CSRC
1035 #endif /* NO_BIT_DEFINES */