2 // Register Declarations for Microchip 16F690 Processor
5 // This header file was automatically generated by:
9 // Copyright (c) 2002, Kevin L. Pauba, All Rights Reserved
11 // SDCC is licensed under the GNU Public license (GPL) v2. Note that
12 // this license covers the code to the compiler and other executables,
13 // but explicitly does not cover any code or objects generated by sdcc.
14 // We have not yet decided on a license for the run time libraries, but
15 // it will not put any requirements on code linked against it. See:
17 // http://www.gnu.org/copyleft/gpl/html
19 // See http://sdcc.sourceforge.net/ for the latest information on sdcc.
26 // Register addresses.
28 #define INDF_ADDR 0x0000
29 #define TMR0_ADDR 0x0001
30 #define PCL_ADDR 0x0002
31 #define STATUS_ADDR 0x0003
32 #define FSR_ADDR 0x0004
33 #define PORTA_ADDR 0x0005
34 #define PORTB_ADDR 0x0006
35 #define PORTC_ADDR 0x0007
36 #define PCLATH_ADDR 0x000A
37 #define INTCON_ADDR 0x000B
38 #define PIR1_ADDR 0x000C
39 #define PIR2_ADDR 0x000D
40 #define TMR1L_ADDR 0x000E
41 #define TMR1H_ADDR 0x000F
42 #define T1CON_ADDR 0x0010
43 #define TMR2_ADDR 0x0011
44 #define T2CON_ADDR 0x0012
45 #define SSPBUF_ADDR 0x0013
46 #define SSPCON_ADDR 0x0014
47 #define CCPR1L_ADDR 0x0015
48 #define CCPR1H_ADDR 0x0016
49 #define CCP1CON_ADDR 0x0017
50 #define RCSTA_ADDR 0x0018
51 #define TXREG_ADDR 0x0019
52 #define RCREG_ADDR 0x001A
53 #define PWM1CON_ADDR 0x001C
54 #define ECCPAS_ADDR 0x001D
55 #define ADRESH_ADDR 0x001E
56 #define ADCON0_ADDR 0x001F
57 #define OPTION_REG_ADDR 0x0081
58 #define TRISA_ADDR 0x0085
59 #define TRISB_ADDR 0x0086
60 #define TRISC_ADDR 0x0087
61 #define PIE1_ADDR 0x008C
62 #define PIE2_ADDR 0x008D
63 #define PCON_ADDR 0x008E
64 #define OSCCON_ADDR 0x008F
65 #define OSCTUNE_ADDR 0x0090
66 #define PR2_ADDR 0x0092
67 #define SSPADD_ADDR 0x0093
68 #define MSK_ADDR 0x0093
69 #define SSPMSK_ADDR 0x0093
70 #define SSPSTAT_ADDR 0x0094
71 #define WPU_ADDR 0x0095
72 #define WPUA_ADDR 0x0095
73 #define IOC_ADDR 0x0096
74 #define IOCA_ADDR 0x0096
75 #define WDTCON_ADDR 0x0097
76 #define TXSTA_ADDR 0x0098
77 #define SPBRG_ADDR 0x0099
78 #define SPBRGH_ADDR 0x009A
79 #define BAUDCTL_ADDR 0x009B
80 #define ADRESL_ADDR 0x009E
81 #define ADCON1_ADDR 0x009F
82 #define EEDATA_ADDR 0x010C
83 #define EEADR_ADDR 0x010D
84 #define EEDATH_ADDR 0x010E
85 #define EEADRH_ADDR 0x010F
86 #define WPUB_ADDR 0x0115
87 #define IOCB_ADDR 0x0116
88 #define VRCON_ADDR 0x0118
89 #define CM1CON0_ADDR 0x0119
90 #define CM2CON0_ADDR 0x011A
91 #define CM2CON1_ADDR 0x011B
92 #define ANSEL_ADDR 0x011E
93 #define ANSELH_ADDR 0x011F
94 #define EECON1_ADDR 0x018C
95 #define EECON2_ADDR 0x018D
96 #define PSTRCON_ADDR 0x019D
97 #define SRCON_ADDR 0x019E
100 // Memory organization.
106 // P16F690.INC Standard Header File, Version 1.00 Microchip Technology, Inc.
109 // This header file defines configurations, registers, and other useful bits of
110 // information for the PIC16F690 microcontroller. These names are taken to match
111 // the data sheets as closely as possible.
113 // Note that the processor must be selected before this file is
114 // included. The processor may be selected the following ways:
116 // 1. Command line switch:
117 // C:\ MPASM MYFILE.ASM /PIC16F690
118 // 2. LIST directive in the source file
120 // 3. Processor Type entry in the MPASM full-screen interface
122 //==========================================================================
126 //==========================================================================
127 //1.00 10/12/04 Original
128 //==========================================================================
132 //==========================================================================
135 // MESSG "Processor-header file mismatch. Verify selected processor."
138 //==========================================================================
140 // Register Definitions
142 //==========================================================================
147 //----- Register Files------------------------------------------------------
149 extern __data __at (INDF_ADDR) volatile char INDF;
150 extern __sfr __at (TMR0_ADDR) TMR0;
151 extern __data __at (PCL_ADDR) volatile char PCL;
152 extern __sfr __at (STATUS_ADDR) STATUS;
153 extern __sfr __at (FSR_ADDR) FSR;
154 extern __sfr __at (PORTA_ADDR) PORTA;
155 extern __sfr __at (PORTB_ADDR) PORTB;
156 extern __sfr __at (PORTC_ADDR) PORTC;
158 extern __sfr __at (PCLATH_ADDR) PCLATH;
159 extern __sfr __at (INTCON_ADDR) INTCON;
160 extern __sfr __at (PIR1_ADDR) PIR1;
161 extern __sfr __at (PIR2_ADDR) PIR2;
162 extern __sfr __at (TMR1L_ADDR) TMR1L;
163 extern __sfr __at (TMR1H_ADDR) TMR1H;
164 extern __sfr __at (T1CON_ADDR) T1CON;
165 extern __sfr __at (TMR2_ADDR) TMR2;
166 extern __sfr __at (T2CON_ADDR) T2CON;
167 extern __sfr __at (SSPBUF_ADDR) SSPBUF;
168 extern __sfr __at (SSPCON_ADDR) SSPCON;
169 extern __sfr __at (CCPR1L_ADDR) CCPR1L;
170 extern __sfr __at (CCPR1H_ADDR) CCPR1H;
171 extern __sfr __at (CCP1CON_ADDR) CCP1CON;
172 extern __sfr __at (RCSTA_ADDR) RCSTA;
173 extern __sfr __at (TXREG_ADDR) TXREG;
174 extern __sfr __at (RCREG_ADDR) RCREG;
176 extern __sfr __at (PWM1CON_ADDR) PWM1CON;
177 extern __sfr __at (ECCPAS_ADDR) ECCPAS;
178 extern __sfr __at (ADRESH_ADDR) ADRESH;
179 extern __sfr __at (ADCON0_ADDR) ADCON0;
182 extern __sfr __at (OPTION_REG_ADDR) OPTION_REG;
184 extern __sfr __at (TRISA_ADDR) TRISA;
185 extern __sfr __at (TRISB_ADDR) TRISB;
186 extern __sfr __at (TRISC_ADDR) TRISC;
188 extern __sfr __at (PIE1_ADDR) PIE1;
189 extern __sfr __at (PIE2_ADDR) PIE2;
190 extern __sfr __at (PCON_ADDR) PCON;
191 extern __sfr __at (OSCCON_ADDR) OSCCON;
192 extern __sfr __at (OSCTUNE_ADDR) OSCTUNE;
194 extern __sfr __at (PR2_ADDR) PR2;
195 extern __sfr __at (SSPADD_ADDR) SSPADD;
196 extern __sfr __at (MSK_ADDR) MSK;
197 extern __sfr __at (SSPMSK_ADDR) SSPMSK;
198 extern __sfr __at (SSPSTAT_ADDR) SSPSTAT;
199 extern __sfr __at (WPU_ADDR) WPU;
200 extern __sfr __at (WPUA_ADDR) WPUA;
201 extern __sfr __at (IOC_ADDR) IOC;
202 extern __sfr __at (IOCA_ADDR) IOCA;
203 extern __sfr __at (WDTCON_ADDR) WDTCON;
204 extern __sfr __at (TXSTA_ADDR) TXSTA;
205 extern __sfr __at (SPBRG_ADDR) SPBRG;
206 extern __sfr __at (SPBRGH_ADDR) SPBRGH;
207 extern __sfr __at (BAUDCTL_ADDR) BAUDCTL;
210 extern __sfr __at (ADRESL_ADDR) ADRESL;
211 extern __sfr __at (ADCON1_ADDR) ADCON1;
215 extern __sfr __at (EEDATA_ADDR) EEDATA;
216 extern __sfr __at (EEADR_ADDR) EEADR;
217 extern __sfr __at (EEDATH_ADDR) EEDATH;
218 extern __sfr __at (EEADRH_ADDR) EEADRH;
221 extern __sfr __at (WPUB_ADDR) WPUB;
222 extern __sfr __at (IOCB_ADDR) IOCB;
224 extern __sfr __at (VRCON_ADDR) VRCON;
225 extern __sfr __at (CM1CON0_ADDR) CM1CON0;
226 extern __sfr __at (CM2CON0_ADDR) CM2CON0;
227 extern __sfr __at (CM2CON1_ADDR) CM2CON1;
229 extern __sfr __at (ANSEL_ADDR) ANSEL;
230 extern __sfr __at (ANSELH_ADDR) ANSELH;
232 extern __sfr __at (EECON1_ADDR) EECON1;
233 extern __sfr __at (EECON2_ADDR) EECON2;
236 extern __sfr __at (PSTRCON_ADDR) PSTRCON;
237 extern __sfr __at (SRCON_ADDR) SRCON;
241 //----- BANK 0 REGISTER DEFINITIONS ----------------------------------------
242 //----- STATUS Bits --------------------------------------------------------
245 //----- INTCON Bits --------------------------------------------------------
248 //----- PIR1 Bits ----------------------------------------------------------
251 //----- PIR2 Bits ----------------------------------------------------------
254 //----- T1CON Bits ---------------------------------------------------------
257 //----- T2CON Bits ---------------------------------------------------------
260 //----- SSPCON Bits -------------------------------------------------------
263 //----- CCP1CON Bits -------------------------------------------------------
266 //----- RCSTA Bits ---------------------------------------------------------
269 //----- PWM1CON Bits -------------------------------------------------------
272 //----- ECCPAS Bits --------------------------------------------------------
275 //----- ADCON0 Bits --------------------------------------------------------
278 //----- BANK 1 REGISTER DEFINITIONS ----------------------------------------
279 //----- OPTION Bits --------------------------------------------------------
282 //----- TRISA Bits --------------------------------------------------------
285 //----- TRISB Bits --------------------------------------------------------
288 //----- TRISC Bits --------------------------------------------------------
291 //----- PIE1 Bits ----------------------------------------------------------
294 //----- PIE2 Bits ----------------------------------------------------------
297 //----- PCON Bits ----------------------------------------------------------
300 //----- OSCCON Bits --------------------------------------------------------
303 //----- OSCTUNE Bits -------------------------------------------------------
306 //----- SSPSTAT Bits --------------------------------------------------------
309 //----- WPUA --------------------------------------------------------------
313 //----- IOC --------------------------------------------------------------
316 //----- IOCA --------------------------------------------------------------
319 //----- WDTCON Bits --------------------------------------------------------
322 //----- TXSTA Bits -------------------------------------------------------
325 //----- SPBRG Bits -------------------------------------------------------
328 //----- SPBRGH Bits -------------------------------------------------------
331 //----- BAUDCTL Bits -------------------------------------------------------
336 //----- ADCON1 -------------------------------------------------------------
339 //----- BANK 2 REGISTER DEFINITIONS ----------------------------------------
340 //----- WPUB Bits ----------------------------------------------------------
343 //----- IOCB --------------------------------------------------------------
346 //----- VRCON Bits ---------------------------------------------------------
349 //----- CM1CON0 Bits -------------------------------------------------------
353 //----- CM2CON0 Bits -------------------------------------------------------
357 //----- CM2CON1 Bits -------------------------------------------------------
360 //----- ANSEL --------------------------------------------------------------
363 //----- BANK 3 REGISTER DEFINITIONS ----------------------------------------
364 //----- EECON1 -------------------------------------------------------------
367 //----- PSTRCON -------------------------------------------------------------
370 //----- SRCON ---------------------------------------------------------------
373 //==========================================================================
377 //==========================================================================
380 // __BADRAM H'08'-H'09', H'1B'
381 // __BADRAM H'88'-H'89', H'91', H'9C'-H'9D'
382 // __BADRAM H'108'-H'109', H'110'-H'114', H'117', H'11C'-H'11D'
383 // __BADRAM H'188'-H'189', H'18E'-H'19C', H'19F'-H'1EF'
385 //==========================================================================
387 // Configuration Bits
389 //==========================================================================
391 #define _FCMEN_ON 0x3FFF
392 #define _FCMEN_OFF 0x37FF
393 #define _IESO_ON 0x3FFF
394 #define _IESO_OFF 0x3BFF
395 #define _BOD_ON 0x3FFF
396 #define _BOD_NSLEEP 0x3EFF
397 #define _BOD_SBODEN 0x3DFF
398 #define _BOD_OFF 0x3CFF
399 #define _CPD_ON 0x3F7F
400 #define _CPD_OFF 0x3FFF
401 #define _CP_ON 0x3FBF
402 #define _CP_OFF 0x3FFF
403 #define _MCLRE_ON 0x3FFF
404 #define _MCLRE_OFF 0x3FDF
405 #define _PWRTE_OFF 0x3FFF
406 #define _PWRTE_ON 0x3FEF
407 #define _WDT_ON 0x3FFF
408 #define _WDT_OFF 0x3FF7
409 #define _LP_OSC 0x3FF8
410 #define _XT_OSC 0x3FF9
411 #define _HS_OSC 0x3FFA
412 #define _EC_OSC 0x3FFB
413 #define _INTRC_OSC_NOCLKOUT 0x3FFC
414 #define _INTRC_OSC_CLKOUT 0x3FFD
415 #define _EXTRC_OSC_NOCLKOUT 0x3FFE
416 #define _EXTRC_OSC_CLKOUT 0x3FFF
417 #define _INTOSCIO 0x3FFC
418 #define _INTOSC 0x3FFD
419 #define _EXTRCIO 0x3FFE
420 #define _EXTRC 0x3FFF
424 // ----- ADCON0 bits --------------------
427 unsigned char ADON:1;
429 unsigned char CHS0:1;
430 unsigned char CHS1:1;
431 unsigned char CHS2:1;
432 unsigned char CHS3:1;
433 unsigned char VCFG:1;
434 unsigned char ADFM:1;
438 unsigned char NOT_DONE:1;
448 unsigned char GO_DONE:1;
457 extern volatile __ADCON0_bits_t __at(ADCON0_ADDR) ADCON0_bits;
459 #define ADON ADCON0_bits.ADON
460 #define GO ADCON0_bits.GO
461 #define NOT_DONE ADCON0_bits.NOT_DONE
462 #define GO_DONE ADCON0_bits.GO_DONE
463 #define CHS0 ADCON0_bits.CHS0
464 #define CHS1 ADCON0_bits.CHS1
465 #define CHS2 ADCON0_bits.CHS2
466 #define CHS3 ADCON0_bits.CHS3
467 #define VCFG ADCON0_bits.VCFG
468 #define ADFM ADCON0_bits.ADFM
470 // ----- ADCON1 bits --------------------
477 unsigned char ADCS0:1;
478 unsigned char ADCS1:1;
479 unsigned char ADCS2:1;
483 extern volatile __ADCON1_bits_t __at(ADCON1_ADDR) ADCON1_bits;
485 #define ADCS0 ADCON1_bits.ADCS0
486 #define ADCS1 ADCON1_bits.ADCS1
487 #define ADCS2 ADCON1_bits.ADCS2
489 // ----- ANSEL bits --------------------
492 unsigned char ANS0:1;
493 unsigned char ANS1:1;
494 unsigned char ANS2:1;
495 unsigned char ANS3:1;
496 unsigned char ANS4:1;
497 unsigned char ANS5:1;
498 unsigned char ANS6:1;
499 unsigned char ANS7:1;
502 extern volatile __ANSEL_bits_t __at(ANSEL_ADDR) ANSEL_bits;
504 #define ANS0 ANSEL_bits.ANS0
505 #define ANS1 ANSEL_bits.ANS1
506 #define ANS2 ANSEL_bits.ANS2
507 #define ANS3 ANSEL_bits.ANS3
508 #define ANS4 ANSEL_bits.ANS4
509 #define ANS5 ANSEL_bits.ANS5
510 #define ANS6 ANSEL_bits.ANS6
511 #define ANS7 ANSEL_bits.ANS7
513 // ----- BAUDCTL bits --------------------
516 unsigned char ABDEN:1;
519 unsigned char BRG16:1;
520 unsigned char CKTXP:1;
522 unsigned char RCIDL:1;
523 unsigned char ABDOVF:1;
526 extern volatile __BAUDCTL_bits_t __at(BAUDCTL_ADDR) BAUDCTL_bits;
528 #define ABDEN BAUDCTL_bits.ABDEN
529 #define WUE BAUDCTL_bits.WUE
530 #define BRG16 BAUDCTL_bits.BRG16
531 #define CKTXP BAUDCTL_bits.CKTXP
532 #define RCIDL BAUDCTL_bits.RCIDL
533 #define ABDOVF BAUDCTL_bits.ABDOVF
535 // ----- CCP1CON bits --------------------
538 unsigned char CCP1M0:1;
539 unsigned char CCP1M1:1;
540 unsigned char CCP1M2:1;
541 unsigned char CCP1M3:1;
542 unsigned char DC1B0:1;
543 unsigned char DC1B1:1;
544 unsigned char P1M0:1;
545 unsigned char P1M1:1;
548 extern volatile __CCP1CON_bits_t __at(CCP1CON_ADDR) CCP1CON_bits;
550 #define CCP1M0 CCP1CON_bits.CCP1M0
551 #define CCP1M1 CCP1CON_bits.CCP1M1
552 #define CCP1M2 CCP1CON_bits.CCP1M2
553 #define CCP1M3 CCP1CON_bits.CCP1M3
554 #define DC1B0 CCP1CON_bits.DC1B0
555 #define DC1B1 CCP1CON_bits.DC1B1
556 #define P1M0 CCP1CON_bits.P1M0
557 #define P1M1 CCP1CON_bits.P1M1
559 // ----- CM1CON0 bits --------------------
562 unsigned char C1CH0:1;
563 unsigned char C1CH1:1;
566 unsigned char C1POL:1;
567 unsigned char C1OE:1;
568 unsigned char C1OUT:1;
569 unsigned char C1ON:1;
572 extern volatile __CM1CON0_bits_t __at(CM1CON0_ADDR) CM1CON0_bits;
574 #define C1CH0 CM1CON0_bits.C1CH0
575 #define C1CH1 CM1CON0_bits.C1CH1
576 #define C1R CM1CON0_bits.C1R
577 #define C1POL CM1CON0_bits.C1POL
578 #define C1OE CM1CON0_bits.C1OE
579 #define C1OUT CM1CON0_bits.C1OUT
580 #define C1ON CM1CON0_bits.C1ON
582 // ----- CM2CON0 bits --------------------
585 unsigned char C2CH0:1;
586 unsigned char C2CH1:1;
589 unsigned char C2POL:1;
590 unsigned char C2OE:1;
591 unsigned char C2OUT:1;
592 unsigned char C2ON:1;
595 extern volatile __CM2CON0_bits_t __at(CM2CON0_ADDR) CM2CON0_bits;
597 #define C2CH0 CM2CON0_bits.C2CH0
598 #define C2CH1 CM2CON0_bits.C2CH1
599 #define C2R CM2CON0_bits.C2R
600 #define C2POL CM2CON0_bits.C2POL
601 #define C2OE CM2CON0_bits.C2OE
602 #define C2OUT CM2CON0_bits.C2OUT
603 #define C2ON CM2CON0_bits.C2ON
605 // ----- CM2CON1 bits --------------------
608 unsigned char C2SYNC:1;
609 unsigned char T1GSS:1;
614 unsigned char MC2OUT:1;
615 unsigned char MC1OUT:1;
618 extern volatile __CM2CON1_bits_t __at(CM2CON1_ADDR) CM2CON1_bits;
620 #define C2SYNC CM2CON1_bits.C2SYNC
621 #define T1GSS CM2CON1_bits.T1GSS
622 #define MC2OUT CM2CON1_bits.MC2OUT
623 #define MC1OUT CM2CON1_bits.MC1OUT
625 // ----- ECCPAS bits --------------------
628 unsigned char PSSBD0:1;
629 unsigned char PSSBD1:1;
630 unsigned char PSSAC0:1;
631 unsigned char PSSAC1:1;
632 unsigned char ECCPAS0:1;
633 unsigned char ECCPAS1:1;
634 unsigned char ECCPAS2:1;
635 unsigned char ECCPASE:1;
638 extern volatile __ECCPAS_bits_t __at(ECCPAS_ADDR) ECCPAS_bits;
640 #define PSSBD0 ECCPAS_bits.PSSBD0
641 #define PSSBD1 ECCPAS_bits.PSSBD1
642 #define PSSAC0 ECCPAS_bits.PSSAC0
643 #define PSSAC1 ECCPAS_bits.PSSAC1
644 #define ECCPAS0 ECCPAS_bits.ECCPAS0
645 #define ECCPAS1 ECCPAS_bits.ECCPAS1
646 #define ECCPAS2 ECCPAS_bits.ECCPAS2
647 #define ECCPASE ECCPAS_bits.ECCPASE
649 // ----- EECON1 bits --------------------
654 unsigned char WREN:1;
655 unsigned char WRERR:1;
659 unsigned char EEPGD:1;
662 extern volatile __EECON1_bits_t __at(EECON1_ADDR) EECON1_bits;
664 #define RD EECON1_bits.RD
665 #define WR EECON1_bits.WR
666 #define WREN EECON1_bits.WREN
667 #define WRERR EECON1_bits.WRERR
668 #define EEPGD EECON1_bits.EEPGD
670 // ----- INTCON bits --------------------
673 unsigned char RABIF:1;
674 unsigned char INTF:1;
675 unsigned char T0IF:1;
676 unsigned char RABIE:1;
677 unsigned char INTE:1;
678 unsigned char T0IE:1;
679 unsigned char PEIE:1;
683 extern volatile __INTCON_bits_t __at(INTCON_ADDR) INTCON_bits;
685 #define RABIF INTCON_bits.RABIF
686 #define INTF INTCON_bits.INTF
687 #define T0IF INTCON_bits.T0IF
688 #define RABIE INTCON_bits.RABIE
689 #define INTE INTCON_bits.INTE
690 #define T0IE INTCON_bits.T0IE
691 #define PEIE INTCON_bits.PEIE
692 #define GIE INTCON_bits.GIE
694 // ----- IOC bits --------------------
697 unsigned char IOC0:1;
698 unsigned char IOC1:1;
699 unsigned char IOC2:1;
700 unsigned char IOC3:1;
701 unsigned char IOC4:1;
702 unsigned char IOC5:1;
707 extern volatile __IOC_bits_t __at(IOC_ADDR) IOC_bits;
709 #define IOC0 IOC_bits.IOC0
710 #define IOC1 IOC_bits.IOC1
711 #define IOC2 IOC_bits.IOC2
712 #define IOC3 IOC_bits.IOC3
713 #define IOC4 IOC_bits.IOC4
714 #define IOC5 IOC_bits.IOC5
716 // ----- IOCA bits --------------------
719 unsigned char IOCA0:1;
720 unsigned char IOCA1:1;
721 unsigned char IOCA2:1;
722 unsigned char IOCA3:1;
723 unsigned char IOCA4:1;
724 unsigned char IOCA5:1;
729 extern volatile __IOCA_bits_t __at(IOCA_ADDR) IOCA_bits;
731 #define IOCA0 IOCA_bits.IOCA0
732 #define IOCA1 IOCA_bits.IOCA1
733 #define IOCA2 IOCA_bits.IOCA2
734 #define IOCA3 IOCA_bits.IOCA3
735 #define IOCA4 IOCA_bits.IOCA4
736 #define IOCA5 IOCA_bits.IOCA5
738 // ----- IOCB bits --------------------
745 unsigned char IOCB4:1;
746 unsigned char IOCB5:1;
747 unsigned char IOCB6:1;
748 unsigned char IOCB7:1;
751 extern volatile __IOCB_bits_t __at(IOCB_ADDR) IOCB_bits;
753 #define IOCB4 IOCB_bits.IOCB4
754 #define IOCB5 IOCB_bits.IOCB5
755 #define IOCB6 IOCB_bits.IOCB6
756 #define IOCB7 IOCB_bits.IOCB7
758 // ----- OPTION_REG bits --------------------
765 unsigned char T0SE:1;
766 unsigned char T0CS:1;
767 unsigned char INTEDG:1;
768 unsigned char NOT_RABPU:1;
770 } __OPTION_REG_bits_t;
771 extern volatile __OPTION_REG_bits_t __at(OPTION_REG_ADDR) OPTION_REG_bits;
773 #define PS0 OPTION_REG_bits.PS0
774 #define PS1 OPTION_REG_bits.PS1
775 #define PS2 OPTION_REG_bits.PS2
776 #define PSA OPTION_REG_bits.PSA
777 #define T0SE OPTION_REG_bits.T0SE
778 #define T0CS OPTION_REG_bits.T0CS
779 #define INTEDG OPTION_REG_bits.INTEDG
780 #define NOT_RABPU OPTION_REG_bits.NOT_RABPU
782 // ----- OSCCON bits --------------------
788 unsigned char OSTS:1;
789 unsigned char IRCF0:1;
790 unsigned char IRCF1:1;
791 unsigned char IRCF2:1;
795 extern volatile __OSCCON_bits_t __at(OSCCON_ADDR) OSCCON_bits;
797 #define SCS OSCCON_bits.SCS
798 #define LTS OSCCON_bits.LTS
799 #define HTS OSCCON_bits.HTS
800 #define OSTS OSCCON_bits.OSTS
801 #define IRCF0 OSCCON_bits.IRCF0
802 #define IRCF1 OSCCON_bits.IRCF1
803 #define IRCF2 OSCCON_bits.IRCF2
805 // ----- OSCTUNE bits --------------------
808 unsigned char TUN0:1;
809 unsigned char TUN1:1;
810 unsigned char TUN2:1;
811 unsigned char TUN3:1;
812 unsigned char TUN4:1;
818 extern volatile __OSCTUNE_bits_t __at(OSCTUNE_ADDR) OSCTUNE_bits;
820 #define TUN0 OSCTUNE_bits.TUN0
821 #define TUN1 OSCTUNE_bits.TUN1
822 #define TUN2 OSCTUNE_bits.TUN2
823 #define TUN3 OSCTUNE_bits.TUN3
824 #define TUN4 OSCTUNE_bits.TUN4
826 // ----- PCON bits --------------------
829 unsigned char NOT_BOD:1;
830 unsigned char NOT_POR:1;
833 unsigned char SBODEN:1;
834 unsigned char ULPWUE:1;
839 extern volatile __PCON_bits_t __at(PCON_ADDR) PCON_bits;
841 #define NOT_BOD PCON_bits.NOT_BOD
842 #define NOT_POR PCON_bits.NOT_POR
843 #define SBODEN PCON_bits.SBODEN
844 #define ULPWUE PCON_bits.ULPWUE
846 // ----- PIE1 bits --------------------
849 unsigned char T1IE:1;
850 unsigned char T2IE:1;
851 unsigned char CCPIE:1;
852 unsigned char SSPIE:1;
853 unsigned char TXIE:1;
854 unsigned char RCIE:1;
855 unsigned char ADIE:1;
859 unsigned char TMR1IE:1;
860 unsigned char TMR2IE:1;
869 extern volatile __PIE1_bits_t __at(PIE1_ADDR) PIE1_bits;
871 #define T1IE PIE1_bits.T1IE
872 #define TMR1IE PIE1_bits.TMR1IE
873 #define T2IE PIE1_bits.T2IE
874 #define TMR2IE PIE1_bits.TMR2IE
875 #define CCPIE PIE1_bits.CCPIE
876 #define SSPIE PIE1_bits.SSPIE
877 #define TXIE PIE1_bits.TXIE
878 #define RCIE PIE1_bits.RCIE
879 #define ADIE PIE1_bits.ADIE
881 // ----- PIE2 bits --------------------
888 unsigned char EEIE:1;
889 unsigned char C1IE:1;
890 unsigned char C2IE:1;
891 unsigned char OSFIE:1;
894 extern volatile __PIE2_bits_t __at(PIE2_ADDR) PIE2_bits;
896 #define EEIE PIE2_bits.EEIE
897 #define C1IE PIE2_bits.C1IE
898 #define C2IE PIE2_bits.C2IE
899 #define OSFIE PIE2_bits.OSFIE
901 // ----- PIR1 bits --------------------
904 unsigned char T1IF:1;
905 unsigned char T2IF:1;
906 unsigned char CCP1IF:1;
907 unsigned char SSPIF:1;
908 unsigned char TXIF:1;
909 unsigned char RCIF:1;
910 unsigned char ADIF:1;
914 unsigned char TMR1IF:1;
915 unsigned char TMR2IF:1;
924 extern volatile __PIR1_bits_t __at(PIR1_ADDR) PIR1_bits;
926 #define T1IF PIR1_bits.T1IF
927 #define TMR1IF PIR1_bits.TMR1IF
928 #define T2IF PIR1_bits.T2IF
929 #define TMR2IF PIR1_bits.TMR2IF
930 #define CCP1IF PIR1_bits.CCP1IF
931 #define SSPIF PIR1_bits.SSPIF
932 #define TXIF PIR1_bits.TXIF
933 #define RCIF PIR1_bits.RCIF
934 #define ADIF PIR1_bits.ADIF
936 // ----- PIR2 bits --------------------
943 unsigned char EEIF:1;
944 unsigned char C1IF:1;
945 unsigned char C2IF:1;
946 unsigned char OSFIF:1;
949 extern volatile __PIR2_bits_t __at(PIR2_ADDR) PIR2_bits;
951 #define EEIF PIR2_bits.EEIF
952 #define C1IF PIR2_bits.C1IF
953 #define C2IF PIR2_bits.C2IF
954 #define OSFIF PIR2_bits.OSFIF
956 // ----- PORTA bits --------------------
969 extern volatile __PORTA_bits_t __at(PORTA_ADDR) PORTA_bits;
971 #define RA0 PORTA_bits.RA0
972 #define RA1 PORTA_bits.RA1
973 #define RA2 PORTA_bits.RA2
974 #define RA3 PORTA_bits.RA3
975 #define RA4 PORTA_bits.RA4
976 #define RA5 PORTA_bits.RA5
978 // ----- PORTB bits --------------------
991 extern volatile __PORTB_bits_t __at(PORTB_ADDR) PORTB_bits;
993 #define RB0 PORTB_bits.RB0
994 #define RB1 PORTB_bits.RB1
995 #define RB2 PORTB_bits.RB2
996 #define RB3 PORTB_bits.RB3
997 #define RB4 PORTB_bits.RB4
998 #define RB5 PORTB_bits.RB5
999 #define RB6 PORTB_bits.RB6
1000 #define RB7 PORTB_bits.RB7
1002 // ----- PORTC bits --------------------
1005 unsigned char RC0:1;
1006 unsigned char RC1:1;
1007 unsigned char RC2:1;
1008 unsigned char RC3:1;
1009 unsigned char RC4:1;
1010 unsigned char RC5:1;
1011 unsigned char RC6:1;
1012 unsigned char RC7:1;
1015 extern volatile __PORTC_bits_t __at(PORTC_ADDR) PORTC_bits;
1017 #define RC0 PORTC_bits.RC0
1018 #define RC1 PORTC_bits.RC1
1019 #define RC2 PORTC_bits.RC2
1020 #define RC3 PORTC_bits.RC3
1021 #define RC4 PORTC_bits.RC4
1022 #define RC5 PORTC_bits.RC5
1023 #define RC6 PORTC_bits.RC6
1024 #define RC7 PORTC_bits.RC7
1026 // ----- PSTRCON bits --------------------
1029 unsigned char STRA:1;
1030 unsigned char STRB:1;
1031 unsigned char STRC:1;
1032 unsigned char STRD:1;
1033 unsigned char STRSYNC:1;
1039 extern volatile __PSTRCON_bits_t __at(PSTRCON_ADDR) PSTRCON_bits;
1041 #define STRA PSTRCON_bits.STRA
1042 #define STRB PSTRCON_bits.STRB
1043 #define STRC PSTRCON_bits.STRC
1044 #define STRD PSTRCON_bits.STRD
1045 #define STRSYNC PSTRCON_bits.STRSYNC
1047 // ----- PWM1CON bits --------------------
1050 unsigned char PDC0:1;
1051 unsigned char PDC1:1;
1052 unsigned char PDC2:1;
1053 unsigned char PDC3:1;
1054 unsigned char PDC4:1;
1055 unsigned char PDC5:1;
1056 unsigned char PDC6:1;
1057 unsigned char PRSEN:1;
1060 extern volatile __PWM1CON_bits_t __at(PWM1CON_ADDR) PWM1CON_bits;
1062 #define PDC0 PWM1CON_bits.PDC0
1063 #define PDC1 PWM1CON_bits.PDC1
1064 #define PDC2 PWM1CON_bits.PDC2
1065 #define PDC3 PWM1CON_bits.PDC3
1066 #define PDC4 PWM1CON_bits.PDC4
1067 #define PDC5 PWM1CON_bits.PDC5
1068 #define PDC6 PWM1CON_bits.PDC6
1069 #define PRSEN PWM1CON_bits.PRSEN
1071 // ----- RCSTA bits --------------------
1074 unsigned char RX9D:1;
1075 unsigned char OERR:1;
1076 unsigned char FERR:1;
1077 unsigned char ADDEN:1;
1078 unsigned char CREN:1;
1079 unsigned char SREN:1;
1080 unsigned char RX9:1;
1081 unsigned char SPEN:1;
1084 extern volatile __RCSTA_bits_t __at(RCSTA_ADDR) RCSTA_bits;
1086 #define RX9D RCSTA_bits.RX9D
1087 #define OERR RCSTA_bits.OERR
1088 #define FERR RCSTA_bits.FERR
1089 #define ADDEN RCSTA_bits.ADDEN
1090 #define CREN RCSTA_bits.CREN
1091 #define SREN RCSTA_bits.SREN
1092 #define RX9 RCSTA_bits.RX9
1093 #define SPEN RCSTA_bits.SPEN
1095 // ----- SPBRG bits --------------------
1098 unsigned char BRG0:1;
1099 unsigned char BRG1:1;
1100 unsigned char BRG2:1;
1101 unsigned char BRG3:1;
1102 unsigned char BRG4:1;
1103 unsigned char BRG5:1;
1104 unsigned char BRG6:1;
1105 unsigned char BRG7:1;
1108 extern volatile __SPBRG_bits_t __at(SPBRG_ADDR) SPBRG_bits;
1110 #define BRG0 SPBRG_bits.BRG0
1111 #define BRG1 SPBRG_bits.BRG1
1112 #define BRG2 SPBRG_bits.BRG2
1113 #define BRG3 SPBRG_bits.BRG3
1114 #define BRG4 SPBRG_bits.BRG4
1115 #define BRG5 SPBRG_bits.BRG5
1116 #define BRG6 SPBRG_bits.BRG6
1117 #define BRG7 SPBRG_bits.BRG7
1119 // ----- SPBRGH bits --------------------
1122 unsigned char BRG8:1;
1123 unsigned char BRG9:1;
1124 unsigned char BRG10:1;
1125 unsigned char BRG11:1;
1126 unsigned char BRG12:1;
1127 unsigned char BRG13:1;
1128 unsigned char BRG14:1;
1129 unsigned char BRG15:1;
1132 extern volatile __SPBRGH_bits_t __at(SPBRGH_ADDR) SPBRGH_bits;
1134 #define BRG8 SPBRGH_bits.BRG8
1135 #define BRG9 SPBRGH_bits.BRG9
1136 #define BRG10 SPBRGH_bits.BRG10
1137 #define BRG11 SPBRGH_bits.BRG11
1138 #define BRG12 SPBRGH_bits.BRG12
1139 #define BRG13 SPBRGH_bits.BRG13
1140 #define BRG14 SPBRGH_bits.BRG14
1141 #define BRG15 SPBRGH_bits.BRG15
1143 // ----- SRCON bits --------------------
1148 unsigned char PULSR:1;
1149 unsigned char PULSS:1;
1150 unsigned char C2REN:1;
1151 unsigned char C1SEN:1;
1152 unsigned char SR0:1;
1153 unsigned char SR1:1;
1156 extern volatile __SRCON_bits_t __at(SRCON_ADDR) SRCON_bits;
1158 #define PULSR SRCON_bits.PULSR
1159 #define PULSS SRCON_bits.PULSS
1160 #define C2REN SRCON_bits.C2REN
1161 #define C1SEN SRCON_bits.C1SEN
1162 #define SR0 SRCON_bits.SR0
1163 #define SR1 SRCON_bits.SR1
1165 // ----- SSPCON bits --------------------
1168 unsigned char SSPM0:1;
1169 unsigned char SSPM1:1;
1170 unsigned char SSPM2:1;
1171 unsigned char SSPM3:1;
1172 unsigned char CKP:1;
1173 unsigned char SSPEN:1;
1174 unsigned char SSPOV:1;
1175 unsigned char WCOL:1;
1178 extern volatile __SSPCON_bits_t __at(SSPCON_ADDR) SSPCON_bits;
1180 #define SSPM0 SSPCON_bits.SSPM0
1181 #define SSPM1 SSPCON_bits.SSPM1
1182 #define SSPM2 SSPCON_bits.SSPM2
1183 #define SSPM3 SSPCON_bits.SSPM3
1184 #define CKP SSPCON_bits.CKP
1185 #define SSPEN SSPCON_bits.SSPEN
1186 #define SSPOV SSPCON_bits.SSPOV
1187 #define WCOL SSPCON_bits.WCOL
1189 // ----- SSPSTAT bits --------------------
1194 unsigned char R_W_NOT:1;
1197 unsigned char D_A_NOT:1;
1198 unsigned char CKE:1;
1199 unsigned char SMP:1;
1202 extern volatile __SSPSTAT_bits_t __at(SSPSTAT_ADDR) SSPSTAT_bits;
1204 #define BF SSPSTAT_bits.BF
1205 #define UA SSPSTAT_bits.UA
1206 #define R_W_NOT SSPSTAT_bits.R_W_NOT
1207 #define S SSPSTAT_bits.S
1208 #define P SSPSTAT_bits.P
1209 #define D_A_NOT SSPSTAT_bits.D_A_NOT
1210 #define CKE SSPSTAT_bits.CKE
1211 #define SMP SSPSTAT_bits.SMP
1213 // ----- STATUS bits --------------------
1219 unsigned char NOT_PD:1;
1220 unsigned char NOT_TO:1;
1221 unsigned char RP0:1;
1222 unsigned char RP1:1;
1223 unsigned char IRP:1;
1226 extern volatile __STATUS_bits_t __at(STATUS_ADDR) STATUS_bits;
1228 #define C STATUS_bits.C
1229 #define DC STATUS_bits.DC
1230 #define Z STATUS_bits.Z
1231 #define NOT_PD STATUS_bits.NOT_PD
1232 #define NOT_TO STATUS_bits.NOT_TO
1233 #define RP0 STATUS_bits.RP0
1234 #define RP1 STATUS_bits.RP1
1235 #define IRP STATUS_bits.IRP
1237 // ----- T1CON bits --------------------
1240 unsigned char TMR1ON:1;
1241 unsigned char TMR1CS:1;
1242 unsigned char NOT_T1SYNC:1;
1243 unsigned char T1OSCEN:1;
1244 unsigned char T1CKPS0:1;
1245 unsigned char T1CKPS1:1;
1246 unsigned char TMR1GE:1;
1247 unsigned char T1GINV:1;
1250 extern volatile __T1CON_bits_t __at(T1CON_ADDR) T1CON_bits;
1252 #define TMR1ON T1CON_bits.TMR1ON
1253 #define TMR1CS T1CON_bits.TMR1CS
1254 #define NOT_T1SYNC T1CON_bits.NOT_T1SYNC
1255 #define T1OSCEN T1CON_bits.T1OSCEN
1256 #define T1CKPS0 T1CON_bits.T1CKPS0
1257 #define T1CKPS1 T1CON_bits.T1CKPS1
1258 #define TMR1GE T1CON_bits.TMR1GE
1259 #define T1GINV T1CON_bits.T1GINV
1261 // ----- T2CON bits --------------------
1264 unsigned char T2CKPS0:1;
1265 unsigned char T2CKPS1:1;
1266 unsigned char TMR2ON:1;
1267 unsigned char TOUTPS0:1;
1268 unsigned char TOUTPS1:1;
1269 unsigned char TOUTPS2:1;
1270 unsigned char TOUTPS3:1;
1274 extern volatile __T2CON_bits_t __at(T2CON_ADDR) T2CON_bits;
1276 #define T2CKPS0 T2CON_bits.T2CKPS0
1277 #define T2CKPS1 T2CON_bits.T2CKPS1
1278 #define TMR2ON T2CON_bits.TMR2ON
1279 #define TOUTPS0 T2CON_bits.TOUTPS0
1280 #define TOUTPS1 T2CON_bits.TOUTPS1
1281 #define TOUTPS2 T2CON_bits.TOUTPS2
1282 #define TOUTPS3 T2CON_bits.TOUTPS3
1284 // ----- TRISA bits --------------------
1287 unsigned char TRISA0:1;
1288 unsigned char TRISA1:1;
1289 unsigned char TRISA2:1;
1290 unsigned char TRISA3:1;
1291 unsigned char TRISA4:1;
1292 unsigned char TRISA5:1;
1297 extern volatile __TRISA_bits_t __at(TRISA_ADDR) TRISA_bits;
1299 #define TRISA0 TRISA_bits.TRISA0
1300 #define TRISA1 TRISA_bits.TRISA1
1301 #define TRISA2 TRISA_bits.TRISA2
1302 #define TRISA3 TRISA_bits.TRISA3
1303 #define TRISA4 TRISA_bits.TRISA4
1304 #define TRISA5 TRISA_bits.TRISA5
1306 // ----- TRISB bits --------------------
1313 unsigned char TRISB4:1;
1314 unsigned char TRISB5:1;
1315 unsigned char TRISB6:1;
1316 unsigned char TRISB7:1;
1319 extern volatile __TRISB_bits_t __at(TRISB_ADDR) TRISB_bits;
1321 #define TRISB4 TRISB_bits.TRISB4
1322 #define TRISB5 TRISB_bits.TRISB5
1323 #define TRISB6 TRISB_bits.TRISB6
1324 #define TRISB7 TRISB_bits.TRISB7
1326 // ----- TRISC bits --------------------
1329 unsigned char TRISC0:1;
1330 unsigned char TRISC1:1;
1331 unsigned char TRISC2:1;
1332 unsigned char TRISC3:1;
1333 unsigned char TRISC4:1;
1334 unsigned char TRISC5:1;
1335 unsigned char TRISC6:1;
1336 unsigned char TRISC7:1;
1339 extern volatile __TRISC_bits_t __at(TRISC_ADDR) TRISC_bits;
1341 #define TRISC0 TRISC_bits.TRISC0
1342 #define TRISC1 TRISC_bits.TRISC1
1343 #define TRISC2 TRISC_bits.TRISC2
1344 #define TRISC3 TRISC_bits.TRISC3
1345 #define TRISC4 TRISC_bits.TRISC4
1346 #define TRISC5 TRISC_bits.TRISC5
1347 #define TRISC6 TRISC_bits.TRISC6
1348 #define TRISC7 TRISC_bits.TRISC7
1350 // ----- TXSTA bits --------------------
1353 unsigned char TX9D:1;
1354 unsigned char TRMT:1;
1355 unsigned char BRGH:1;
1356 unsigned char SENB:1;
1357 unsigned char SYNC:1;
1358 unsigned char TXEN:1;
1359 unsigned char TX9:1;
1360 unsigned char CSRC:1;
1363 extern volatile __TXSTA_bits_t __at(TXSTA_ADDR) TXSTA_bits;
1365 #define TX9D TXSTA_bits.TX9D
1366 #define TRMT TXSTA_bits.TRMT
1367 #define BRGH TXSTA_bits.BRGH
1368 #define SENB TXSTA_bits.SENB
1369 #define SYNC TXSTA_bits.SYNC
1370 #define TXEN TXSTA_bits.TXEN
1371 #define TX9 TXSTA_bits.TX9
1372 #define CSRC TXSTA_bits.CSRC
1374 // ----- VRCON bits --------------------
1377 unsigned char VR0:1;
1378 unsigned char VR1:1;
1379 unsigned char VR2:1;
1380 unsigned char VR3:1;
1381 unsigned char VP6EN:1;
1382 unsigned char VRR:1;
1383 unsigned char C2VREN:1;
1384 unsigned char C1VREN:1;
1387 extern volatile __VRCON_bits_t __at(VRCON_ADDR) VRCON_bits;
1389 #define VR0 VRCON_bits.VR0
1390 #define VR1 VRCON_bits.VR1
1391 #define VR2 VRCON_bits.VR2
1392 #define VR3 VRCON_bits.VR3
1393 #define VP6EN VRCON_bits.VP6EN
1394 #define VRR VRCON_bits.VRR
1395 #define C2VREN VRCON_bits.C2VREN
1396 #define C1VREN VRCON_bits.C1VREN
1398 // ----- WDTCON bits --------------------
1401 unsigned char SWDTEN:1;
1402 unsigned char WDTPS0:1;
1403 unsigned char WDTPS1:1;
1404 unsigned char WDTPS2:1;
1405 unsigned char WDTPS3:1;
1411 extern volatile __WDTCON_bits_t __at(WDTCON_ADDR) WDTCON_bits;
1413 #define SWDTEN WDTCON_bits.SWDTEN
1414 #define WDTPS0 WDTCON_bits.WDTPS0
1415 #define WDTPS1 WDTCON_bits.WDTPS1
1416 #define WDTPS2 WDTCON_bits.WDTPS2
1417 #define WDTPS3 WDTCON_bits.WDTPS3
1419 // ----- WPUA bits --------------------
1422 unsigned char WPUA0:1;
1423 unsigned char WPUA1:1;
1424 unsigned char WPUA2:1;
1426 unsigned char WPUA4:1;
1427 unsigned char WPUA5:1;
1432 extern volatile __WPUA_bits_t __at(WPUA_ADDR) WPUA_bits;
1434 #define WPUA0 WPUA_bits.WPUA0
1435 #define WPUA1 WPUA_bits.WPUA1
1436 #define WPUA2 WPUA_bits.WPUA2
1437 #define WPUA4 WPUA_bits.WPUA4
1438 #define WPUA5 WPUA_bits.WPUA5
1440 // ----- WPUB bits --------------------
1447 unsigned char WPUB4:1;
1448 unsigned char WPUB5:1;
1449 unsigned char WPUB6:1;
1450 unsigned char WPUB7:1;
1453 extern volatile __WPUB_bits_t __at(WPUB_ADDR) WPUB_bits;
1455 #define WPUB4 WPUB_bits.WPUB4
1456 #define WPUB5 WPUB_bits.WPUB5
1457 #define WPUB6 WPUB_bits.WPUB6
1458 #define WPUB7 WPUB_bits.WPUB7