2 // Register Declarations for Microchip 16F685 Processor
5 // This header file was automatically generated by:
9 // Copyright (c) 2002, Kevin L. Pauba, All Rights Reserved
11 // SDCC is licensed under the GNU Public license (GPL) v2. Note that
12 // this license covers the code to the compiler and other executables,
13 // but explicitly does not cover any code or objects generated by sdcc.
14 // We have not yet decided on a license for the run time libraries, but
15 // it will not put any requirements on code linked against it. See:
17 // http://www.gnu.org/copyleft/gpl/html
19 // See http://sdcc.sourceforge.net/ for the latest information on sdcc.
26 // Register addresses.
28 #define INDF_ADDR 0x0000
29 #define TMR0_ADDR 0x0001
30 #define PCL_ADDR 0x0002
31 #define STATUS_ADDR 0x0003
32 #define FSR_ADDR 0x0004
33 #define PORTA_ADDR 0x0005
34 #define PORTB_ADDR 0x0006
35 #define PORTC_ADDR 0x0007
36 #define PCLATH_ADDR 0x000A
37 #define INTCON_ADDR 0x000B
38 #define PIR1_ADDR 0x000C
39 #define PIR2_ADDR 0x000D
40 #define TMR1L_ADDR 0x000E
41 #define TMR1H_ADDR 0x000F
42 #define T1CON_ADDR 0x0010
43 #define TMR2_ADDR 0x0011
44 #define T2CON_ADDR 0x0012
45 #define CCPR1L_ADDR 0x0015
46 #define CCPR1H_ADDR 0x0016
47 #define CCP1CON_ADDR 0x0017
48 #define PWM1CON_ADDR 0x001C
49 #define ECCPAS_ADDR 0x001D
50 #define ADRESH_ADDR 0x001E
51 #define ADCON0_ADDR 0x001F
52 #define OPTION_REG_ADDR 0x0081
53 #define TRISA_ADDR 0x0085
54 #define TRISB_ADDR 0x0086
55 #define TRISC_ADDR 0x0087
56 #define PIE1_ADDR 0x008C
57 #define PIE2_ADDR 0x008D
58 #define PCON_ADDR 0x008E
59 #define OSCCON_ADDR 0x008F
60 #define OSCTUNE_ADDR 0x0090
61 #define PR2_ADDR 0x0092
62 #define WPU_ADDR 0x0095
63 #define WPUA_ADDR 0x0095
64 #define IOC_ADDR 0x0096
65 #define IOCA_ADDR 0x0096
66 #define WDTCON_ADDR 0x0097
67 #define ADRESL_ADDR 0x009E
68 #define ADCON1_ADDR 0x009F
69 #define EEDATA_ADDR 0x010C
70 #define EEADR_ADDR 0x010D
71 #define EEDATH_ADDR 0x010E
72 #define EEADRH_ADDR 0x010F
73 #define WPUB_ADDR 0x0115
74 #define IOCB_ADDR 0x0116
75 #define VRCON_ADDR 0x0118
76 #define CM1CON0_ADDR 0x0119
77 #define CM2CON0_ADDR 0x011A
78 #define CM2CON1_ADDR 0x011B
79 #define ANSEL_ADDR 0x011E
80 #define ANSELH_ADDR 0x011F
81 #define EECON1_ADDR 0x018C
82 #define EECON2_ADDR 0x018D
83 #define PSTRCON_ADDR 0x019D
84 #define SRCON_ADDR 0x019E
87 // Memory organization.
93 // P16F685.INC Standard Header File, Version 1.00 Microchip Technology, Inc.
96 // This header file defines configurations, registers, and other useful bits of
97 // information for the PIC16F685 microcontroller. These names are taken to match
98 // the data sheets as closely as possible.
100 // Note that the processor must be selected before this file is
101 // included. The processor may be selected the following ways:
103 // 1. Command line switch:
104 // C:\ MPASM MYFILE.ASM /PIC16F685
105 // 2. LIST directive in the source file
107 // 3. Processor Type entry in the MPASM full-screen interface
109 //==========================================================================
113 //==========================================================================
114 //1.00 10/12/04 Original
115 //==========================================================================
119 //==========================================================================
122 // MESSG "Processor-header file mismatch. Verify selected processor."
125 //==========================================================================
127 // Register Definitions
129 //==========================================================================
134 //----- Register Files------------------------------------------------------
136 extern __data __at (INDF_ADDR) volatile char INDF;
137 extern __sfr __at (TMR0_ADDR) TMR0;
138 extern __data __at (PCL_ADDR) volatile char PCL;
139 extern __sfr __at (STATUS_ADDR) STATUS;
140 extern __sfr __at (FSR_ADDR) FSR;
141 extern __sfr __at (PORTA_ADDR) PORTA;
142 extern __sfr __at (PORTB_ADDR) PORTB;
143 extern __sfr __at (PORTC_ADDR) PORTC;
145 extern __sfr __at (PCLATH_ADDR) PCLATH;
146 extern __sfr __at (INTCON_ADDR) INTCON;
147 extern __sfr __at (PIR1_ADDR) PIR1;
148 extern __sfr __at (PIR2_ADDR) PIR2;
149 extern __sfr __at (TMR1L_ADDR) TMR1L;
150 extern __sfr __at (TMR1H_ADDR) TMR1H;
151 extern __sfr __at (T1CON_ADDR) T1CON;
152 extern __sfr __at (TMR2_ADDR) TMR2;
153 extern __sfr __at (T2CON_ADDR) T2CON;
156 extern __sfr __at (CCPR1L_ADDR) CCPR1L;
157 extern __sfr __at (CCPR1H_ADDR) CCPR1H;
158 extern __sfr __at (CCP1CON_ADDR) CCP1CON;
161 extern __sfr __at (PWM1CON_ADDR) PWM1CON;
162 extern __sfr __at (ECCPAS_ADDR) ECCPAS;
163 extern __sfr __at (ADRESH_ADDR) ADRESH;
164 extern __sfr __at (ADCON0_ADDR) ADCON0;
167 extern __sfr __at (OPTION_REG_ADDR) OPTION_REG;
169 extern __sfr __at (TRISA_ADDR) TRISA;
170 extern __sfr __at (TRISB_ADDR) TRISB;
171 extern __sfr __at (TRISC_ADDR) TRISC;
173 extern __sfr __at (PIE1_ADDR) PIE1;
174 extern __sfr __at (PIE2_ADDR) PIE2;
175 extern __sfr __at (PCON_ADDR) PCON;
176 extern __sfr __at (OSCCON_ADDR) OSCCON;
177 extern __sfr __at (OSCTUNE_ADDR) OSCTUNE;
179 extern __sfr __at (PR2_ADDR) PR2;
182 extern __sfr __at (WPU_ADDR) WPU;
183 extern __sfr __at (WPUA_ADDR) WPUA;
184 extern __sfr __at (IOC_ADDR) IOC;
185 extern __sfr __at (IOCA_ADDR) IOCA;
186 extern __sfr __at (WDTCON_ADDR) WDTCON;
190 extern __sfr __at (ADRESL_ADDR) ADRESL;
191 extern __sfr __at (ADCON1_ADDR) ADCON1;
195 extern __sfr __at (EEDATA_ADDR) EEDATA;
196 extern __sfr __at (EEADR_ADDR) EEADR;
197 extern __sfr __at (EEDATH_ADDR) EEDATH;
198 extern __sfr __at (EEADRH_ADDR) EEADRH;
201 extern __sfr __at (WPUB_ADDR) WPUB;
202 extern __sfr __at (IOCB_ADDR) IOCB;
204 extern __sfr __at (VRCON_ADDR) VRCON;
205 extern __sfr __at (CM1CON0_ADDR) CM1CON0;
206 extern __sfr __at (CM2CON0_ADDR) CM2CON0;
207 extern __sfr __at (CM2CON1_ADDR) CM2CON1;
209 extern __sfr __at (ANSEL_ADDR) ANSEL;
210 extern __sfr __at (ANSELH_ADDR) ANSELH;
212 extern __sfr __at (EECON1_ADDR) EECON1;
213 extern __sfr __at (EECON2_ADDR) EECON2;
216 extern __sfr __at (PSTRCON_ADDR) PSTRCON;
217 extern __sfr __at (SRCON_ADDR) SRCON;
221 //----- BANK 0 REGISTER DEFINITIONS ----------------------------------------
222 //----- STATUS Bits --------------------------------------------------------
225 //----- INTCON Bits --------------------------------------------------------
228 //----- PIR1 Bits ----------------------------------------------------------
233 //----- PIR2 Bits ----------------------------------------------------------
236 //----- T1CON Bits ---------------------------------------------------------
239 //----- T2CON Bits ---------------------------------------------------------
243 //----- CCP1CON Bits -------------------------------------------------------
246 //----- PWM1CON Bits -------------------------------------------------------
249 //----- ECCPAS Bits --------------------------------------------------------
252 //----- ADCON0 Bits --------------------------------------------------------
255 //----- BANK 1 REGISTER DEFINITIONS ----------------------------------------
256 //----- OPTION Bits --------------------------------------------------------
259 //----- TRISA Bits --------------------------------------------------------
262 //----- TRISB Bits --------------------------------------------------------
265 //----- TRISC Bits --------------------------------------------------------
268 //----- PIE1 Bits ----------------------------------------------------------
273 //----- PIE2 Bits ----------------------------------------------------------
276 //----- PCON Bits ----------------------------------------------------------
279 //----- OSCCON Bits --------------------------------------------------------
282 //----- OSCTUNE Bits -------------------------------------------------------
285 //----- WPUA --------------------------------------------------------------
289 //----- IOC --------------------------------------------------------------
292 //----- IOCA --------------------------------------------------------------
295 //----- WDTCON Bits --------------------------------------------------------
298 //----- ADCON1 -------------------------------------------------------------
301 //----- BANK 2 REGISTER DEFINITIONS ----------------------------------------
302 //----- WPUB Bits ----------------------------------------------------------
305 //----- IOCB --------------------------------------------------------------
308 //----- VRCON Bits ---------------------------------------------------------
311 //----- CM1CON0 Bits -------------------------------------------------------
315 //----- CM2CON0 Bits -------------------------------------------------------
319 //----- CM2CON1 Bits -------------------------------------------------------
322 //----- ANSEL --------------------------------------------------------------
325 //----- BANK 3 REGISTER DEFINITIONS ----------------------------------------
326 //----- EECON1 -------------------------------------------------------------
329 //----- PSTRCON -------------------------------------------------------------
332 //----- SRCON ---------------------------------------------------------------
335 //==========================================================================
339 //==========================================================================
342 // __BADRAM H'08'-H'09', H'13'-H'14', H'18'-H'1B'
343 // __BADRAM H'88'-H'89', H'91', H'93'-H'94', H'98'-H'9D'
344 // __BADRAM H'108'-H'109', H'110'-H'114', H'117', H'11C'-H'11D'
345 // __BADRAM H'188'-H'189', H'18E'-H'19C', H'19F'-H'1EF'
347 //==========================================================================
349 // Configuration Bits
351 //==========================================================================
353 #define _FCMEN_ON 0x3FFF
354 #define _FCMEN_OFF 0x37FF
355 #define _IESO_ON 0x3FFF
356 #define _IESO_OFF 0x3BFF
357 #define _BOD_ON 0x3FFF
358 #define _BOD_NSLEEP 0x3EFF
359 #define _BOD_SBODEN 0x3DFF
360 #define _BOD_OFF 0x3CFF
361 #define _CPD_ON 0x3F7F
362 #define _CPD_OFF 0x3FFF
363 #define _CP_ON 0x3FBF
364 #define _CP_OFF 0x3FFF
365 #define _MCLRE_ON 0x3FFF
366 #define _MCLRE_OFF 0x3FDF
367 #define _PWRTE_OFF 0x3FFF
368 #define _PWRTE_ON 0x3FEF
369 #define _WDT_ON 0x3FFF
370 #define _WDT_OFF 0x3FF7
371 #define _LP_OSC 0x3FF8
372 #define _XT_OSC 0x3FF9
373 #define _HS_OSC 0x3FFA
374 #define _EC_OSC 0x3FFB
375 #define _INTRC_OSC_NOCLKOUT 0x3FFC
376 #define _INTRC_OSC_CLKOUT 0x3FFD
377 #define _EXTRC_OSC_NOCLKOUT 0x3FFE
378 #define _EXTRC_OSC_CLKOUT 0x3FFF
379 #define _INTOSCIO 0x3FFC
380 #define _INTOSC 0x3FFD
381 #define _EXTRCIO 0x3FFE
382 #define _EXTRC 0x3FFF
386 // ----- ADCON0 bits --------------------
389 unsigned char ADON:1;
391 unsigned char CHS0:1;
392 unsigned char CHS1:1;
393 unsigned char CHS2:1;
394 unsigned char CHS3:1;
395 unsigned char VCFG:1;
396 unsigned char ADFM:1;
400 unsigned char NOT_DONE:1;
410 unsigned char GO_DONE:1;
419 extern volatile __ADCON0_bits_t __at(ADCON0_ADDR) ADCON0_bits;
421 #define ADON ADCON0_bits.ADON
422 #define GO ADCON0_bits.GO
423 #define NOT_DONE ADCON0_bits.NOT_DONE
424 #define GO_DONE ADCON0_bits.GO_DONE
425 #define CHS0 ADCON0_bits.CHS0
426 #define CHS1 ADCON0_bits.CHS1
427 #define CHS2 ADCON0_bits.CHS2
428 #define CHS3 ADCON0_bits.CHS3
429 #define VCFG ADCON0_bits.VCFG
430 #define ADFM ADCON0_bits.ADFM
432 // ----- ADCON1 bits --------------------
439 unsigned char ADCS0:1;
440 unsigned char ADCS1:1;
441 unsigned char ADCS2:1;
445 extern volatile __ADCON1_bits_t __at(ADCON1_ADDR) ADCON1_bits;
447 #define ADCS0 ADCON1_bits.ADCS0
448 #define ADCS1 ADCON1_bits.ADCS1
449 #define ADCS2 ADCON1_bits.ADCS2
451 // ----- ANSEL bits --------------------
454 unsigned char ANS0:1;
455 unsigned char ANS1:1;
456 unsigned char ANS2:1;
457 unsigned char ANS3:1;
458 unsigned char ANS4:1;
459 unsigned char ANS5:1;
460 unsigned char ANS6:1;
461 unsigned char ANS7:1;
464 extern volatile __ANSEL_bits_t __at(ANSEL_ADDR) ANSEL_bits;
466 #define ANS0 ANSEL_bits.ANS0
467 #define ANS1 ANSEL_bits.ANS1
468 #define ANS2 ANSEL_bits.ANS2
469 #define ANS3 ANSEL_bits.ANS3
470 #define ANS4 ANSEL_bits.ANS4
471 #define ANS5 ANSEL_bits.ANS5
472 #define ANS6 ANSEL_bits.ANS6
473 #define ANS7 ANSEL_bits.ANS7
475 // ----- CCP1CON bits --------------------
478 unsigned char CCP1M0:1;
479 unsigned char CCP1M1:1;
480 unsigned char CCP1M2:1;
481 unsigned char CCP1M3:1;
482 unsigned char DC1B0:1;
483 unsigned char DC1B1:1;
484 unsigned char P1M0:1;
485 unsigned char P1M1:1;
488 extern volatile __CCP1CON_bits_t __at(CCP1CON_ADDR) CCP1CON_bits;
490 #define CCP1M0 CCP1CON_bits.CCP1M0
491 #define CCP1M1 CCP1CON_bits.CCP1M1
492 #define CCP1M2 CCP1CON_bits.CCP1M2
493 #define CCP1M3 CCP1CON_bits.CCP1M3
494 #define DC1B0 CCP1CON_bits.DC1B0
495 #define DC1B1 CCP1CON_bits.DC1B1
496 #define P1M0 CCP1CON_bits.P1M0
497 #define P1M1 CCP1CON_bits.P1M1
499 // ----- CM1CON0 bits --------------------
502 unsigned char C1CH0:1;
503 unsigned char C1CH1:1;
506 unsigned char C1POL:1;
507 unsigned char C1OE:1;
508 unsigned char C1OUT:1;
509 unsigned char C1ON:1;
512 extern volatile __CM1CON0_bits_t __at(CM1CON0_ADDR) CM1CON0_bits;
514 #define C1CH0 CM1CON0_bits.C1CH0
515 #define C1CH1 CM1CON0_bits.C1CH1
516 #define C1R CM1CON0_bits.C1R
517 #define C1POL CM1CON0_bits.C1POL
518 #define C1OE CM1CON0_bits.C1OE
519 #define C1OUT CM1CON0_bits.C1OUT
520 #define C1ON CM1CON0_bits.C1ON
522 // ----- CM2CON0 bits --------------------
525 unsigned char C2CH0:1;
526 unsigned char C2CH1:1;
529 unsigned char C2POL:1;
530 unsigned char C2OE:1;
531 unsigned char C2OUT:1;
532 unsigned char C2ON:1;
535 extern volatile __CM2CON0_bits_t __at(CM2CON0_ADDR) CM2CON0_bits;
537 #define C2CH0 CM2CON0_bits.C2CH0
538 #define C2CH1 CM2CON0_bits.C2CH1
539 #define C2R CM2CON0_bits.C2R
540 #define C2POL CM2CON0_bits.C2POL
541 #define C2OE CM2CON0_bits.C2OE
542 #define C2OUT CM2CON0_bits.C2OUT
543 #define C2ON CM2CON0_bits.C2ON
545 // ----- CM2CON1 bits --------------------
548 unsigned char C2SYNC:1;
549 unsigned char T1GSS:1;
554 unsigned char MC2OUT:1;
555 unsigned char MC1OUT:1;
558 extern volatile __CM2CON1_bits_t __at(CM2CON1_ADDR) CM2CON1_bits;
560 #define C2SYNC CM2CON1_bits.C2SYNC
561 #define T1GSS CM2CON1_bits.T1GSS
562 #define MC2OUT CM2CON1_bits.MC2OUT
563 #define MC1OUT CM2CON1_bits.MC1OUT
565 // ----- ECCPAS bits --------------------
568 unsigned char PSSBD0:1;
569 unsigned char PSSBD1:1;
570 unsigned char PSSAC0:1;
571 unsigned char PSSAC1:1;
572 unsigned char ECCPAS0:1;
573 unsigned char ECCPAS1:1;
574 unsigned char ECCPAS2:1;
575 unsigned char ECCPASE:1;
578 extern volatile __ECCPAS_bits_t __at(ECCPAS_ADDR) ECCPAS_bits;
580 #define PSSBD0 ECCPAS_bits.PSSBD0
581 #define PSSBD1 ECCPAS_bits.PSSBD1
582 #define PSSAC0 ECCPAS_bits.PSSAC0
583 #define PSSAC1 ECCPAS_bits.PSSAC1
584 #define ECCPAS0 ECCPAS_bits.ECCPAS0
585 #define ECCPAS1 ECCPAS_bits.ECCPAS1
586 #define ECCPAS2 ECCPAS_bits.ECCPAS2
587 #define ECCPASE ECCPAS_bits.ECCPASE
589 // ----- EECON1 bits --------------------
594 unsigned char WREN:1;
595 unsigned char WRERR:1;
599 unsigned char EEPGD:1;
602 extern volatile __EECON1_bits_t __at(EECON1_ADDR) EECON1_bits;
604 #define RD EECON1_bits.RD
605 #define WR EECON1_bits.WR
606 #define WREN EECON1_bits.WREN
607 #define WRERR EECON1_bits.WRERR
608 #define EEPGD EECON1_bits.EEPGD
610 // ----- INTCON bits --------------------
613 unsigned char RABIF:1;
614 unsigned char INTF:1;
615 unsigned char T0IF:1;
616 unsigned char RABIE:1;
617 unsigned char INTE:1;
618 unsigned char T0IE:1;
619 unsigned char PEIE:1;
623 extern volatile __INTCON_bits_t __at(INTCON_ADDR) INTCON_bits;
625 #define RABIF INTCON_bits.RABIF
626 #define INTF INTCON_bits.INTF
627 #define T0IF INTCON_bits.T0IF
628 #define RABIE INTCON_bits.RABIE
629 #define INTE INTCON_bits.INTE
630 #define T0IE INTCON_bits.T0IE
631 #define PEIE INTCON_bits.PEIE
632 #define GIE INTCON_bits.GIE
634 // ----- IOC bits --------------------
637 unsigned char IOC0:1;
638 unsigned char IOC1:1;
639 unsigned char IOC2:1;
640 unsigned char IOC3:1;
641 unsigned char IOC4:1;
642 unsigned char IOC5:1;
647 extern volatile __IOC_bits_t __at(IOC_ADDR) IOC_bits;
649 #define IOC0 IOC_bits.IOC0
650 #define IOC1 IOC_bits.IOC1
651 #define IOC2 IOC_bits.IOC2
652 #define IOC3 IOC_bits.IOC3
653 #define IOC4 IOC_bits.IOC4
654 #define IOC5 IOC_bits.IOC5
656 // ----- IOCA bits --------------------
659 unsigned char IOCA0:1;
660 unsigned char IOCA1:1;
661 unsigned char IOCA2:1;
662 unsigned char IOCA3:1;
663 unsigned char IOCA4:1;
664 unsigned char IOCA5:1;
669 extern volatile __IOCA_bits_t __at(IOCA_ADDR) IOCA_bits;
671 #define IOCA0 IOCA_bits.IOCA0
672 #define IOCA1 IOCA_bits.IOCA1
673 #define IOCA2 IOCA_bits.IOCA2
674 #define IOCA3 IOCA_bits.IOCA3
675 #define IOCA4 IOCA_bits.IOCA4
676 #define IOCA5 IOCA_bits.IOCA5
678 // ----- IOCB bits --------------------
685 unsigned char IOCB4:1;
686 unsigned char IOCB5:1;
687 unsigned char IOCB6:1;
688 unsigned char IOCB7:1;
691 extern volatile __IOCB_bits_t __at(IOCB_ADDR) IOCB_bits;
693 #define IOCB4 IOCB_bits.IOCB4
694 #define IOCB5 IOCB_bits.IOCB5
695 #define IOCB6 IOCB_bits.IOCB6
696 #define IOCB7 IOCB_bits.IOCB7
698 // ----- OPTION_REG bits --------------------
705 unsigned char T0SE:1;
706 unsigned char T0CS:1;
707 unsigned char INTEDG:1;
708 unsigned char NOT_RABPU:1;
710 } __OPTION_REG_bits_t;
711 extern volatile __OPTION_REG_bits_t __at(OPTION_REG_ADDR) OPTION_REG_bits;
713 #define PS0 OPTION_REG_bits.PS0
714 #define PS1 OPTION_REG_bits.PS1
715 #define PS2 OPTION_REG_bits.PS2
716 #define PSA OPTION_REG_bits.PSA
717 #define T0SE OPTION_REG_bits.T0SE
718 #define T0CS OPTION_REG_bits.T0CS
719 #define INTEDG OPTION_REG_bits.INTEDG
720 #define NOT_RABPU OPTION_REG_bits.NOT_RABPU
722 // ----- OSCCON bits --------------------
728 unsigned char OSTS:1;
729 unsigned char IRCF0:1;
730 unsigned char IRCF1:1;
731 unsigned char IRCF2:1;
735 extern volatile __OSCCON_bits_t __at(OSCCON_ADDR) OSCCON_bits;
737 #define SCS OSCCON_bits.SCS
738 #define LTS OSCCON_bits.LTS
739 #define HTS OSCCON_bits.HTS
740 #define OSTS OSCCON_bits.OSTS
741 #define IRCF0 OSCCON_bits.IRCF0
742 #define IRCF1 OSCCON_bits.IRCF1
743 #define IRCF2 OSCCON_bits.IRCF2
745 // ----- OSCTUNE bits --------------------
748 unsigned char TUN0:1;
749 unsigned char TUN1:1;
750 unsigned char TUN2:1;
751 unsigned char TUN3:1;
752 unsigned char TUN4:1;
758 extern volatile __OSCTUNE_bits_t __at(OSCTUNE_ADDR) OSCTUNE_bits;
760 #define TUN0 OSCTUNE_bits.TUN0
761 #define TUN1 OSCTUNE_bits.TUN1
762 #define TUN2 OSCTUNE_bits.TUN2
763 #define TUN3 OSCTUNE_bits.TUN3
764 #define TUN4 OSCTUNE_bits.TUN4
766 // ----- PCON bits --------------------
769 unsigned char NOT_BOD:1;
770 unsigned char NOT_POR:1;
773 unsigned char SBODEN:1;
774 unsigned char ULPWUE:1;
779 extern volatile __PCON_bits_t __at(PCON_ADDR) PCON_bits;
781 #define NOT_BOD PCON_bits.NOT_BOD
782 #define NOT_POR PCON_bits.NOT_POR
783 #define SBODEN PCON_bits.SBODEN
784 #define ULPWUE PCON_bits.ULPWUE
786 // ----- PIE1 bits --------------------
789 unsigned char T1IE:1;
790 unsigned char T2IE:1;
791 unsigned char CCPIE:1;
795 unsigned char ADIE:1;
799 unsigned char TMR1IE:1;
800 unsigned char TMR2IE:1;
809 extern volatile __PIE1_bits_t __at(PIE1_ADDR) PIE1_bits;
811 #define T1IE PIE1_bits.T1IE
812 #define TMR1IE PIE1_bits.TMR1IE
813 #define T2IE PIE1_bits.T2IE
814 #define TMR2IE PIE1_bits.TMR2IE
815 #define CCPIE PIE1_bits.CCPIE
816 #define ADIE PIE1_bits.ADIE
818 // ----- PIE2 bits --------------------
825 unsigned char EEIE:1;
826 unsigned char C1IE:1;
827 unsigned char C2IE:1;
828 unsigned char OSFIE:1;
831 extern volatile __PIE2_bits_t __at(PIE2_ADDR) PIE2_bits;
833 #define EEIE PIE2_bits.EEIE
834 #define C1IE PIE2_bits.C1IE
835 #define C2IE PIE2_bits.C2IE
836 #define OSFIE PIE2_bits.OSFIE
838 // ----- PIR1 bits --------------------
841 unsigned char T1IF:1;
842 unsigned char T2IF:1;
843 unsigned char CCP1IF:1;
847 unsigned char ADIF:1;
851 unsigned char TMR1IF:1;
852 unsigned char TMR2IF:1;
861 extern volatile __PIR1_bits_t __at(PIR1_ADDR) PIR1_bits;
863 #define T1IF PIR1_bits.T1IF
864 #define TMR1IF PIR1_bits.TMR1IF
865 #define T2IF PIR1_bits.T2IF
866 #define TMR2IF PIR1_bits.TMR2IF
867 #define CCP1IF PIR1_bits.CCP1IF
868 #define ADIF PIR1_bits.ADIF
870 // ----- PIR2 bits --------------------
877 unsigned char EEIF:1;
878 unsigned char C1IF:1;
879 unsigned char C2IF:1;
880 unsigned char OSFIF:1;
883 extern volatile __PIR2_bits_t __at(PIR2_ADDR) PIR2_bits;
885 #define EEIF PIR2_bits.EEIF
886 #define C1IF PIR2_bits.C1IF
887 #define C2IF PIR2_bits.C2IF
888 #define OSFIF PIR2_bits.OSFIF
890 // ----- PORTA bits --------------------
903 extern volatile __PORTA_bits_t __at(PORTA_ADDR) PORTA_bits;
905 #define RA0 PORTA_bits.RA0
906 #define RA1 PORTA_bits.RA1
907 #define RA2 PORTA_bits.RA2
908 #define RA3 PORTA_bits.RA3
909 #define RA4 PORTA_bits.RA4
910 #define RA5 PORTA_bits.RA5
912 // ----- PORTB bits --------------------
925 extern volatile __PORTB_bits_t __at(PORTB_ADDR) PORTB_bits;
927 #define RB0 PORTB_bits.RB0
928 #define RB1 PORTB_bits.RB1
929 #define RB2 PORTB_bits.RB2
930 #define RB3 PORTB_bits.RB3
931 #define RB4 PORTB_bits.RB4
932 #define RB5 PORTB_bits.RB5
933 #define RB6 PORTB_bits.RB6
934 #define RB7 PORTB_bits.RB7
936 // ----- PORTC bits --------------------
949 extern volatile __PORTC_bits_t __at(PORTC_ADDR) PORTC_bits;
951 #define RC0 PORTC_bits.RC0
952 #define RC1 PORTC_bits.RC1
953 #define RC2 PORTC_bits.RC2
954 #define RC3 PORTC_bits.RC3
955 #define RC4 PORTC_bits.RC4
956 #define RC5 PORTC_bits.RC5
957 #define RC6 PORTC_bits.RC6
958 #define RC7 PORTC_bits.RC7
960 // ----- PSTRCON bits --------------------
963 unsigned char STRA:1;
964 unsigned char STRB:1;
965 unsigned char STRC:1;
966 unsigned char STRD:1;
967 unsigned char STRSYNC:1;
973 extern volatile __PSTRCON_bits_t __at(PSTRCON_ADDR) PSTRCON_bits;
975 #define STRA PSTRCON_bits.STRA
976 #define STRB PSTRCON_bits.STRB
977 #define STRC PSTRCON_bits.STRC
978 #define STRD PSTRCON_bits.STRD
979 #define STRSYNC PSTRCON_bits.STRSYNC
981 // ----- PWM1CON bits --------------------
984 unsigned char PDC0:1;
985 unsigned char PDC1:1;
986 unsigned char PDC2:1;
987 unsigned char PDC3:1;
988 unsigned char PDC4:1;
989 unsigned char PDC5:1;
990 unsigned char PDC6:1;
991 unsigned char PRSEN:1;
994 extern volatile __PWM1CON_bits_t __at(PWM1CON_ADDR) PWM1CON_bits;
996 #define PDC0 PWM1CON_bits.PDC0
997 #define PDC1 PWM1CON_bits.PDC1
998 #define PDC2 PWM1CON_bits.PDC2
999 #define PDC3 PWM1CON_bits.PDC3
1000 #define PDC4 PWM1CON_bits.PDC4
1001 #define PDC5 PWM1CON_bits.PDC5
1002 #define PDC6 PWM1CON_bits.PDC6
1003 #define PRSEN PWM1CON_bits.PRSEN
1005 // ----- SRCON bits --------------------
1010 unsigned char PULSR:1;
1011 unsigned char PULSS:1;
1012 unsigned char C2REN:1;
1013 unsigned char C1SEN:1;
1014 unsigned char SR0:1;
1015 unsigned char SR1:1;
1018 extern volatile __SRCON_bits_t __at(SRCON_ADDR) SRCON_bits;
1020 #define PULSR SRCON_bits.PULSR
1021 #define PULSS SRCON_bits.PULSS
1022 #define C2REN SRCON_bits.C2REN
1023 #define C1SEN SRCON_bits.C1SEN
1024 #define SR0 SRCON_bits.SR0
1025 #define SR1 SRCON_bits.SR1
1027 // ----- STATUS bits --------------------
1033 unsigned char NOT_PD:1;
1034 unsigned char NOT_TO:1;
1035 unsigned char RP0:1;
1036 unsigned char RP1:1;
1037 unsigned char IRP:1;
1040 extern volatile __STATUS_bits_t __at(STATUS_ADDR) STATUS_bits;
1042 #define C STATUS_bits.C
1043 #define DC STATUS_bits.DC
1044 #define Z STATUS_bits.Z
1045 #define NOT_PD STATUS_bits.NOT_PD
1046 #define NOT_TO STATUS_bits.NOT_TO
1047 #define RP0 STATUS_bits.RP0
1048 #define RP1 STATUS_bits.RP1
1049 #define IRP STATUS_bits.IRP
1051 // ----- T1CON bits --------------------
1054 unsigned char TMR1ON:1;
1055 unsigned char TMR1CS:1;
1056 unsigned char NOT_T1SYNC:1;
1057 unsigned char T1OSCEN:1;
1058 unsigned char T1CKPS0:1;
1059 unsigned char T1CKPS1:1;
1060 unsigned char TMR1GE:1;
1061 unsigned char T1GINV:1;
1064 extern volatile __T1CON_bits_t __at(T1CON_ADDR) T1CON_bits;
1066 #define TMR1ON T1CON_bits.TMR1ON
1067 #define TMR1CS T1CON_bits.TMR1CS
1068 #define NOT_T1SYNC T1CON_bits.NOT_T1SYNC
1069 #define T1OSCEN T1CON_bits.T1OSCEN
1070 #define T1CKPS0 T1CON_bits.T1CKPS0
1071 #define T1CKPS1 T1CON_bits.T1CKPS1
1072 #define TMR1GE T1CON_bits.TMR1GE
1073 #define T1GINV T1CON_bits.T1GINV
1075 // ----- T2CON bits --------------------
1078 unsigned char T2CKPS0:1;
1079 unsigned char T2CKPS1:1;
1080 unsigned char TMR2ON:1;
1081 unsigned char TOUTPS0:1;
1082 unsigned char TOUTPS1:1;
1083 unsigned char TOUTPS2:1;
1084 unsigned char TOUTPS3:1;
1088 extern volatile __T2CON_bits_t __at(T2CON_ADDR) T2CON_bits;
1090 #define T2CKPS0 T2CON_bits.T2CKPS0
1091 #define T2CKPS1 T2CON_bits.T2CKPS1
1092 #define TMR2ON T2CON_bits.TMR2ON
1093 #define TOUTPS0 T2CON_bits.TOUTPS0
1094 #define TOUTPS1 T2CON_bits.TOUTPS1
1095 #define TOUTPS2 T2CON_bits.TOUTPS2
1096 #define TOUTPS3 T2CON_bits.TOUTPS3
1098 // ----- TRISA bits --------------------
1101 unsigned char TRISA0:1;
1102 unsigned char TRISA1:1;
1103 unsigned char TRISA2:1;
1104 unsigned char TRISA3:1;
1105 unsigned char TRISA4:1;
1106 unsigned char TRISA5:1;
1111 extern volatile __TRISA_bits_t __at(TRISA_ADDR) TRISA_bits;
1113 #define TRISA0 TRISA_bits.TRISA0
1114 #define TRISA1 TRISA_bits.TRISA1
1115 #define TRISA2 TRISA_bits.TRISA2
1116 #define TRISA3 TRISA_bits.TRISA3
1117 #define TRISA4 TRISA_bits.TRISA4
1118 #define TRISA5 TRISA_bits.TRISA5
1120 // ----- TRISB bits --------------------
1127 unsigned char TRISB4:1;
1128 unsigned char TRISB5:1;
1129 unsigned char TRISB6:1;
1130 unsigned char TRISB7:1;
1133 extern volatile __TRISB_bits_t __at(TRISB_ADDR) TRISB_bits;
1135 #define TRISB4 TRISB_bits.TRISB4
1136 #define TRISB5 TRISB_bits.TRISB5
1137 #define TRISB6 TRISB_bits.TRISB6
1138 #define TRISB7 TRISB_bits.TRISB7
1140 // ----- TRISC bits --------------------
1143 unsigned char TRISC0:1;
1144 unsigned char TRISC1:1;
1145 unsigned char TRISC2:1;
1146 unsigned char TRISC3:1;
1147 unsigned char TRISC4:1;
1148 unsigned char TRISC5:1;
1149 unsigned char TRISC6:1;
1150 unsigned char TRISC7:1;
1153 extern volatile __TRISC_bits_t __at(TRISC_ADDR) TRISC_bits;
1155 #define TRISC0 TRISC_bits.TRISC0
1156 #define TRISC1 TRISC_bits.TRISC1
1157 #define TRISC2 TRISC_bits.TRISC2
1158 #define TRISC3 TRISC_bits.TRISC3
1159 #define TRISC4 TRISC_bits.TRISC4
1160 #define TRISC5 TRISC_bits.TRISC5
1161 #define TRISC6 TRISC_bits.TRISC6
1162 #define TRISC7 TRISC_bits.TRISC7
1164 // ----- VRCON bits --------------------
1167 unsigned char VR0:1;
1168 unsigned char VR1:1;
1169 unsigned char VR2:1;
1170 unsigned char VR3:1;
1171 unsigned char VP6EN:1;
1172 unsigned char VRR:1;
1173 unsigned char C2VREN:1;
1174 unsigned char C1VREN:1;
1177 extern volatile __VRCON_bits_t __at(VRCON_ADDR) VRCON_bits;
1179 #define VR0 VRCON_bits.VR0
1180 #define VR1 VRCON_bits.VR1
1181 #define VR2 VRCON_bits.VR2
1182 #define VR3 VRCON_bits.VR3
1183 #define VP6EN VRCON_bits.VP6EN
1184 #define VRR VRCON_bits.VRR
1185 #define C2VREN VRCON_bits.C2VREN
1186 #define C1VREN VRCON_bits.C1VREN
1188 // ----- WDTCON bits --------------------
1191 unsigned char SWDTEN:1;
1192 unsigned char WDTPS0:1;
1193 unsigned char WDTPS1:1;
1194 unsigned char WDTPS2:1;
1195 unsigned char WDTPS3:1;
1201 extern volatile __WDTCON_bits_t __at(WDTCON_ADDR) WDTCON_bits;
1203 #define SWDTEN WDTCON_bits.SWDTEN
1204 #define WDTPS0 WDTCON_bits.WDTPS0
1205 #define WDTPS1 WDTCON_bits.WDTPS1
1206 #define WDTPS2 WDTCON_bits.WDTPS2
1207 #define WDTPS3 WDTCON_bits.WDTPS3
1209 // ----- WPUA bits --------------------
1212 unsigned char WPUA0:1;
1213 unsigned char WPUA1:1;
1214 unsigned char WPUA2:1;
1216 unsigned char WPUA4:1;
1217 unsigned char WPUA5:1;
1222 extern volatile __WPUA_bits_t __at(WPUA_ADDR) WPUA_bits;
1224 #define WPUA0 WPUA_bits.WPUA0
1225 #define WPUA1 WPUA_bits.WPUA1
1226 #define WPUA2 WPUA_bits.WPUA2
1227 #define WPUA4 WPUA_bits.WPUA4
1228 #define WPUA5 WPUA_bits.WPUA5
1230 // ----- WPUB bits --------------------
1237 unsigned char WPUB4:1;
1238 unsigned char WPUB5:1;
1239 unsigned char WPUB6:1;
1240 unsigned char WPUB7:1;
1243 extern volatile __WPUB_bits_t __at(WPUB_ADDR) WPUB_bits;
1245 #define WPUB4 WPUB_bits.WPUB4
1246 #define WPUB5 WPUB_bits.WPUB5
1247 #define WPUB6 WPUB_bits.WPUB6
1248 #define WPUB7 WPUB_bits.WPUB7