2 // Register Declarations for Microchip 16F684 Processor
5 // This header file was automatically generated by:
9 // Copyright (c) 2002, Kevin L. Pauba, All Rights Reserved
11 // SDCC is licensed under the GNU Public license (GPL) v2. Note that
12 // this license covers the code to the compiler and other executables,
13 // but explicitly does not cover any code or objects generated by sdcc.
14 // We have not yet decided on a license for the run time libraries, but
15 // it will not put any requirements on code linked against it. See:
17 // http://www.gnu.org/copyleft/gpl/html
19 // See http://sdcc.sourceforge.net/ for the latest information on sdcc.
26 // Register addresses.
28 #define INDF_ADDR 0x0000
29 #define TMR0_ADDR 0x0001
30 #define PCL_ADDR 0x0002
31 #define STATUS_ADDR 0x0003
32 #define FSR_ADDR 0x0004
33 #define PORTA_ADDR 0x0005
34 #define PORTC_ADDR 0x0007
35 #define PCLATH_ADDR 0x000A
36 #define INTCON_ADDR 0x000B
37 #define PIR1_ADDR 0x000C
38 #define TMR1L_ADDR 0x000E
39 #define TMR1H_ADDR 0x000F
40 #define T1CON_ADDR 0x0010
41 #define TMR2_ADDR 0x0011
42 #define T2CON_ADDR 0x0012
43 #define CCPR1L_ADDR 0x0013
44 #define CCPR1H_ADDR 0x0014
45 #define CCP1CON_ADDR 0x0015
46 #define PWM1CON_ADDR 0x0016
47 #define ECCPAS_ADDR 0x0017
48 #define WDTCON_ADDR 0x0018
49 #define CMCON0_ADDR 0x0019
50 #define CMCON1_ADDR 0x001A
51 #define ADRESH_ADDR 0x001E
52 #define ADCON0_ADDR 0x001F
53 #define OPTION_REG_ADDR 0x0081
54 #define TRISA_ADDR 0x0085
55 #define TRISC_ADDR 0x0087
56 #define PIE1_ADDR 0x008C
57 #define PCON_ADDR 0x008E
58 #define OSCCON_ADDR 0x008F
59 #define OSCTUNE_ADDR 0x0090
60 #define ANSEL_ADDR 0x0091
61 #define PR2_ADDR 0x0092
62 #define WPU_ADDR 0x0095
63 #define WPUA_ADDR 0x0095
64 #define IOC_ADDR 0x0096
65 #define IOCA_ADDR 0x0096
66 #define VRCON_ADDR 0x0099
67 #define EEDAT_ADDR 0x009A
68 #define EEDATA_ADDR 0x009A
69 #define EEADR_ADDR 0x009B
70 #define EECON1_ADDR 0x009C
71 #define EECON2_ADDR 0x009D
72 #define ADRESL_ADDR 0x009E
73 #define ADCON1_ADDR 0x009F
76 // Memory organization.
82 // P16F684.INC Standard Header File, Version 1.03 Microchip Technology, Inc.
85 // This header file defines configurations, registers, and other useful bits of
86 // information for the PIC16F684 microcontroller. These names are taken to match
87 // the data sheets as closely as possible.
89 // Note that the processor must be selected before this file is
90 // included. The processor may be selected the following ways:
92 // 1. Command line switch:
93 // C:\ MPASM MYFILE.ASM /PIC16F684
94 // 2. LIST directive in the source file
96 // 3. Processor Type entry in the MPASM full-screen interface
98 //==========================================================================
102 //==========================================================================
103 //1.00 03/20/03 Original
104 //1.01 08/04/03 Updated CMCON1 address
105 //1.02 08/05/03 Updated names to match datasheet
106 //1.03 08/11/03 Updated ULPWUE bit name to match datasheet
107 //==========================================================================
111 //==========================================================================
114 // MESSG "Processor-header file mismatch. Verify selected processor."
117 //==========================================================================
119 // Register Definitions
121 //==========================================================================
126 //----- Register Files------------------------------------------------------
128 extern __sfr __at (INDF_ADDR) INDF;
129 extern __sfr __at (TMR0_ADDR) TMR0;
130 extern __sfr __at (PCL_ADDR) PCL;
131 extern __sfr __at (STATUS_ADDR) STATUS;
132 extern __sfr __at (FSR_ADDR) FSR;
133 extern __sfr __at (PORTA_ADDR) PORTA;
135 extern __sfr __at (PORTC_ADDR) PORTC;
137 extern __sfr __at (PCLATH_ADDR) PCLATH;
138 extern __sfr __at (INTCON_ADDR) INTCON;
139 extern __sfr __at (PIR1_ADDR) PIR1;
141 extern __sfr __at (TMR1L_ADDR) TMR1L;
142 extern __sfr __at (TMR1H_ADDR) TMR1H;
143 extern __sfr __at (T1CON_ADDR) T1CON;
144 extern __sfr __at (TMR2_ADDR) TMR2;
145 extern __sfr __at (T2CON_ADDR) T2CON;
146 extern __sfr __at (CCPR1L_ADDR) CCPR1L;
147 extern __sfr __at (CCPR1H_ADDR) CCPR1H;
148 extern __sfr __at (CCP1CON_ADDR) CCP1CON;
149 extern __sfr __at (PWM1CON_ADDR) PWM1CON;
150 extern __sfr __at (ECCPAS_ADDR) ECCPAS;
151 extern __sfr __at (WDTCON_ADDR) WDTCON;
152 extern __sfr __at (CMCON0_ADDR) CMCON0;
153 extern __sfr __at (CMCON1_ADDR) CMCON1;
155 extern __sfr __at (ADRESH_ADDR) ADRESH;
156 extern __sfr __at (ADCON0_ADDR) ADCON0;
159 extern __sfr __at (OPTION_REG_ADDR) OPTION_REG;
161 extern __sfr __at (TRISA_ADDR) TRISA;
162 extern __sfr __at (TRISC_ADDR) TRISC;
164 extern __sfr __at (PIE1_ADDR) PIE1;
166 extern __sfr __at (PCON_ADDR) PCON;
167 extern __sfr __at (OSCCON_ADDR) OSCCON;
168 extern __sfr __at (OSCTUNE_ADDR) OSCTUNE;
169 extern __sfr __at (ANSEL_ADDR) ANSEL;
170 extern __sfr __at (PR2_ADDR) PR2;
172 extern __sfr __at (WPU_ADDR) WPU;
173 extern __sfr __at (WPUA_ADDR) WPUA;
174 extern __sfr __at (IOC_ADDR) IOC;
175 extern __sfr __at (IOCA_ADDR) IOCA;
177 extern __sfr __at (VRCON_ADDR) VRCON;
178 extern __sfr __at (EEDAT_ADDR) EEDAT;
179 extern __sfr __at (EEDATA_ADDR) EEDATA;
180 extern __sfr __at (EEADR_ADDR) EEADR;
181 extern __sfr __at (EECON1_ADDR) EECON1;
182 extern __sfr __at (EECON2_ADDR) EECON2;
183 extern __sfr __at (ADRESL_ADDR) ADRESL;
184 extern __sfr __at (ADCON1_ADDR) ADCON1;
187 //----- STATUS Bits --------------------------------------------------------
190 //----- INTCON Bits --------------------------------------------------------
193 //----- PIR1 Bits ----------------------------------------------------------
196 //----- T1CON Bits ---------------------------------------------------------
199 //----- T2CON Bits ---------------------------------------------------------
202 //----- CCP1CON Bits -------------------------------------------------------
205 //----- PWM1CON Bits -------------------------------------------------------
208 //----- ECCPAS Bits --------------------------------------------------------
211 //----- WDTCON Bits --------------------------------------------------------
214 //----- COMCON0 Bits -------------------------------------------------------
217 //----- COMCON1 Bits -------------------------------------------------------
220 //----- ADCON0 Bits --------------------------------------------------------
223 //----- OPTION Bits --------------------------------------------------------
226 //----- PIE1 Bits ----------------------------------------------------------
229 //----- PCON Bits ----------------------------------------------------------
232 //----- OSCCON Bits --------------------------------------------------------
235 //----- OSCTUNE Bits -------------------------------------------------------
238 //----- ANSEL --------------------------------------------------------------
241 //----- IOC --------------------------------------------------------------
244 //----- IOCA --------------------------------------------------------------
247 //----- VRCON Bits ---------------------------------------------------------
250 //----- EECON1 -------------------------------------------------------------
253 //----- ADCON1 -------------------------------------------------------------
256 //==========================================================================
260 //==========================================================================
263 // __BADRAM H'06', H'08'-H'09', H'0D', H'1B'-H'1D'
264 // __BADRAM H'86', H'88'-H'89', H'8D', H'93'-H'94', H'97'-H'98', H'C0'-H'EF'
266 //==========================================================================
268 // Configuration Bits
270 //==========================================================================
272 #define _FCMEN_ON 0x3FFF
273 #define _FCMEN_OFF 0x37FF
274 #define _IESO_ON 0x3FFF
275 #define _IESO_OFF 0x3BFF
276 #define _BOD_ON 0x3FFF
277 #define _BOD_NSLEEP 0x3EFF
278 #define _BOD_SBODEN 0x3DFF
279 #define _BOD_OFF 0x3CFF
280 #define _CPD_ON 0x3F7F
281 #define _CPD_OFF 0x3FFF
282 #define _CP_ON 0x3FBF
283 #define _CP_OFF 0x3FFF
284 #define _MCLRE_ON 0x3FFF
285 #define _MCLRE_OFF 0x3FDF
286 #define _PWRTE_OFF 0x3FFF
287 #define _PWRTE_ON 0x3FEF
288 #define _WDT_ON 0x3FFF
289 #define _WDT_OFF 0x3FF7
290 #define _LP_OSC 0x3FF8
291 #define _XT_OSC 0x3FF9
292 #define _HS_OSC 0x3FFA
293 #define _EC_OSC 0x3FFB
294 #define _INTRC_OSC_NOCLKOUT 0x3FFC
295 #define _INTRC_OSC_CLKOUT 0x3FFD
296 #define _EXTRC_OSC_NOCLKOUT 0x3FFE
297 #define _EXTRC_OSC_CLKOUT 0x3FFF
298 #define _INTOSCIO 0x3FFC
299 #define _INTOSC 0x3FFD
300 #define _EXTRCIO 0x3FFE
301 #define _EXTRC 0x3FFF
305 // ----- ADCON0 bits --------------------
308 unsigned char ADON:1;
310 unsigned char CHS0:1;
311 unsigned char CHS1:1;
312 unsigned char CHS2:1;
314 unsigned char VCFG:1;
315 unsigned char ADFM:1;
319 unsigned char NOT_DONE:1;
329 unsigned char GO_DONE:1;
338 extern volatile __ADCON0_bits_t __at(ADCON0_ADDR) ADCON0_bits;
340 #ifndef NO_BIT_DEFINES
341 #define ADON ADCON0_bits.ADON
342 #define GO ADCON0_bits.GO
343 #define NOT_DONE ADCON0_bits.NOT_DONE
344 #define GO_DONE ADCON0_bits.GO_DONE
345 #define CHS0 ADCON0_bits.CHS0
346 #define CHS1 ADCON0_bits.CHS1
347 #define CHS2 ADCON0_bits.CHS2
348 #define VCFG ADCON0_bits.VCFG
349 #define ADFM ADCON0_bits.ADFM
350 #endif /* NO_BIT_DEFINES */
352 // ----- ADCON1 bits --------------------
359 unsigned char ADCS0:1;
360 unsigned char ADCS1:1;
361 unsigned char ADCS2:1;
365 extern volatile __ADCON1_bits_t __at(ADCON1_ADDR) ADCON1_bits;
367 #ifndef NO_BIT_DEFINES
368 #define ADCS0 ADCON1_bits.ADCS0
369 #define ADCS1 ADCON1_bits.ADCS1
370 #define ADCS2 ADCON1_bits.ADCS2
371 #endif /* NO_BIT_DEFINES */
373 // ----- ANSEL bits --------------------
376 unsigned char ANS0:1;
377 unsigned char ANS1:1;
378 unsigned char ANS2:1;
379 unsigned char ANS3:1;
380 unsigned char ANS4:1;
381 unsigned char ANS5:1;
382 unsigned char ANS6:1;
383 unsigned char ANS7:1;
386 extern volatile __ANSEL_bits_t __at(ANSEL_ADDR) ANSEL_bits;
388 #ifndef NO_BIT_DEFINES
389 #define ANS0 ANSEL_bits.ANS0
390 #define ANS1 ANSEL_bits.ANS1
391 #define ANS2 ANSEL_bits.ANS2
392 #define ANS3 ANSEL_bits.ANS3
393 #define ANS4 ANSEL_bits.ANS4
394 #define ANS5 ANSEL_bits.ANS5
395 #define ANS6 ANSEL_bits.ANS6
396 #define ANS7 ANSEL_bits.ANS7
397 #endif /* NO_BIT_DEFINES */
399 // ----- CCP1CON bits --------------------
402 unsigned char CCP1M0:1;
403 unsigned char CCP1M1:1;
404 unsigned char CCP1M2:1;
405 unsigned char CCP1M3:1;
406 unsigned char DC1B0:1;
407 unsigned char DC1B1:1;
408 unsigned char P1M0:1;
409 unsigned char P1M1:1;
412 extern volatile __CCP1CON_bits_t __at(CCP1CON_ADDR) CCP1CON_bits;
414 #ifndef NO_BIT_DEFINES
415 #define CCP1M0 CCP1CON_bits.CCP1M0
416 #define CCP1M1 CCP1CON_bits.CCP1M1
417 #define CCP1M2 CCP1CON_bits.CCP1M2
418 #define CCP1M3 CCP1CON_bits.CCP1M3
419 #define DC1B0 CCP1CON_bits.DC1B0
420 #define DC1B1 CCP1CON_bits.DC1B1
421 #define P1M0 CCP1CON_bits.P1M0
422 #define P1M1 CCP1CON_bits.P1M1
423 #endif /* NO_BIT_DEFINES */
425 // ----- CMCON0 bits --------------------
432 unsigned char C1INV:1;
433 unsigned char C2INV:1;
434 unsigned char C1OUT:1;
435 unsigned char C2OUT:1;
438 extern volatile __CMCON0_bits_t __at(CMCON0_ADDR) CMCON0_bits;
440 #ifndef NO_BIT_DEFINES
441 #define CM0 CMCON0_bits.CM0
442 #define CM1 CMCON0_bits.CM1
443 #define CM2 CMCON0_bits.CM2
444 #define CIS CMCON0_bits.CIS
445 #define C1INV CMCON0_bits.C1INV
446 #define C2INV CMCON0_bits.C2INV
447 #define C1OUT CMCON0_bits.C1OUT
448 #define C2OUT CMCON0_bits.C2OUT
449 #endif /* NO_BIT_DEFINES */
451 // ----- CMCON1 bits --------------------
454 unsigned char C2SYNC:1;
455 unsigned char T1GSS:1;
464 extern volatile __CMCON1_bits_t __at(CMCON1_ADDR) CMCON1_bits;
466 #ifndef NO_BIT_DEFINES
467 #define C2SYNC CMCON1_bits.C2SYNC
468 #define T1GSS CMCON1_bits.T1GSS
469 #endif /* NO_BIT_DEFINES */
471 // ----- ECCPAS bits --------------------
474 unsigned char PSSBD0:1;
475 unsigned char PSSBD1:1;
476 unsigned char PSSAC0:1;
477 unsigned char PSSAC1:1;
478 unsigned char ECCPAS0:1;
479 unsigned char ECCPAS1:1;
480 unsigned char ECCPAS2:1;
481 unsigned char ECCPASE:1;
484 extern volatile __ECCPAS_bits_t __at(ECCPAS_ADDR) ECCPAS_bits;
486 #ifndef NO_BIT_DEFINES
487 #define PSSBD0 ECCPAS_bits.PSSBD0
488 #define PSSBD1 ECCPAS_bits.PSSBD1
489 #define PSSAC0 ECCPAS_bits.PSSAC0
490 #define PSSAC1 ECCPAS_bits.PSSAC1
491 #define ECCPAS0 ECCPAS_bits.ECCPAS0
492 #define ECCPAS1 ECCPAS_bits.ECCPAS1
493 #define ECCPAS2 ECCPAS_bits.ECCPAS2
494 #define ECCPASE ECCPAS_bits.ECCPASE
495 #endif /* NO_BIT_DEFINES */
497 // ----- EECON1 bits --------------------
502 unsigned char WREN:1;
503 unsigned char WRERR:1;
510 extern volatile __EECON1_bits_t __at(EECON1_ADDR) EECON1_bits;
512 #ifndef NO_BIT_DEFINES
513 #define RD EECON1_bits.RD
514 #define WR EECON1_bits.WR
515 #define WREN EECON1_bits.WREN
516 #define WRERR EECON1_bits.WRERR
517 #endif /* NO_BIT_DEFINES */
519 // ----- INTCON bits --------------------
522 unsigned char RAIF:1;
523 unsigned char INTF:1;
524 unsigned char T0IF:1;
525 unsigned char RAIE:1;
526 unsigned char INTE:1;
527 unsigned char T0IE:1;
528 unsigned char PEIE:1;
532 extern volatile __INTCON_bits_t __at(INTCON_ADDR) INTCON_bits;
534 #ifndef NO_BIT_DEFINES
535 #define RAIF INTCON_bits.RAIF
536 #define INTF INTCON_bits.INTF
537 #define T0IF INTCON_bits.T0IF
538 #define RAIE INTCON_bits.RAIE
539 #define INTE INTCON_bits.INTE
540 #define T0IE INTCON_bits.T0IE
541 #define PEIE INTCON_bits.PEIE
542 #define GIE INTCON_bits.GIE
543 #endif /* NO_BIT_DEFINES */
545 // ----- IOC bits --------------------
548 unsigned char IOC0:1;
549 unsigned char IOC1:1;
550 unsigned char IOC2:1;
551 unsigned char IOC3:1;
552 unsigned char IOC4:1;
553 unsigned char IOC5:1;
558 extern volatile __IOC_bits_t __at(IOC_ADDR) IOC_bits;
560 #ifndef NO_BIT_DEFINES
561 #define IOC0 IOC_bits.IOC0
562 #define IOC1 IOC_bits.IOC1
563 #define IOC2 IOC_bits.IOC2
564 #define IOC3 IOC_bits.IOC3
565 #define IOC4 IOC_bits.IOC4
566 #define IOC5 IOC_bits.IOC5
567 #endif /* NO_BIT_DEFINES */
569 // ----- IOCA bits --------------------
572 unsigned char IOCA0:1;
573 unsigned char IOCA1:1;
574 unsigned char IOCA2:1;
575 unsigned char IOCA3:1;
576 unsigned char IOCA4:1;
577 unsigned char IOCA5:1;
582 extern volatile __IOCA_bits_t __at(IOCA_ADDR) IOCA_bits;
584 #ifndef NO_BIT_DEFINES
585 #define IOCA0 IOCA_bits.IOCA0
586 #define IOCA1 IOCA_bits.IOCA1
587 #define IOCA2 IOCA_bits.IOCA2
588 #define IOCA3 IOCA_bits.IOCA3
589 #define IOCA4 IOCA_bits.IOCA4
590 #define IOCA5 IOCA_bits.IOCA5
591 #endif /* NO_BIT_DEFINES */
593 // ----- OPTION_REG bits --------------------
600 unsigned char T0SE:1;
601 unsigned char T0CS:1;
602 unsigned char INTEDG:1;
603 unsigned char NOT_RAPU:1;
605 } __OPTION_REG_bits_t;
606 extern volatile __OPTION_REG_bits_t __at(OPTION_REG_ADDR) OPTION_REG_bits;
608 #ifndef NO_BIT_DEFINES
609 #define PS0 OPTION_REG_bits.PS0
610 #define PS1 OPTION_REG_bits.PS1
611 #define PS2 OPTION_REG_bits.PS2
612 #define PSA OPTION_REG_bits.PSA
613 #define T0SE OPTION_REG_bits.T0SE
614 #define T0CS OPTION_REG_bits.T0CS
615 #define INTEDG OPTION_REG_bits.INTEDG
616 #define NOT_RAPU OPTION_REG_bits.NOT_RAPU
617 #endif /* NO_BIT_DEFINES */
619 // ----- OSCCON bits --------------------
625 unsigned char OSTS:1;
626 unsigned char IRCF0:1;
627 unsigned char IRCF1:1;
628 unsigned char IRCF2:1;
632 extern volatile __OSCCON_bits_t __at(OSCCON_ADDR) OSCCON_bits;
634 #ifndef NO_BIT_DEFINES
635 #define SCS OSCCON_bits.SCS
636 #define LTS OSCCON_bits.LTS
637 #define HTS OSCCON_bits.HTS
638 #define OSTS OSCCON_bits.OSTS
639 #define IRCF0 OSCCON_bits.IRCF0
640 #define IRCF1 OSCCON_bits.IRCF1
641 #define IRCF2 OSCCON_bits.IRCF2
642 #endif /* NO_BIT_DEFINES */
644 // ----- OSCTUNE bits --------------------
647 unsigned char TUN0:1;
648 unsigned char TUN1:1;
649 unsigned char TUN2:1;
650 unsigned char TUN3:1;
651 unsigned char TUN4:1;
657 extern volatile __OSCTUNE_bits_t __at(OSCTUNE_ADDR) OSCTUNE_bits;
659 #ifndef NO_BIT_DEFINES
660 #define TUN0 OSCTUNE_bits.TUN0
661 #define TUN1 OSCTUNE_bits.TUN1
662 #define TUN2 OSCTUNE_bits.TUN2
663 #define TUN3 OSCTUNE_bits.TUN3
664 #define TUN4 OSCTUNE_bits.TUN4
665 #endif /* NO_BIT_DEFINES */
667 // ----- PCON bits --------------------
670 unsigned char NOT_BOD:1;
671 unsigned char NOT_POR:1;
674 unsigned char SBODEN:1;
675 unsigned char ULPWUE:1;
680 extern volatile __PCON_bits_t __at(PCON_ADDR) PCON_bits;
682 #ifndef NO_BIT_DEFINES
683 #define NOT_BOD PCON_bits.NOT_BOD
684 #define NOT_POR PCON_bits.NOT_POR
685 #define SBODEN PCON_bits.SBODEN
686 #define ULPWUE PCON_bits.ULPWUE
687 #endif /* NO_BIT_DEFINES */
689 // ----- PIE1 bits --------------------
692 unsigned char T1IE:1;
693 unsigned char T2IE:1;
694 unsigned char OSFIE:1;
695 unsigned char C1IE:1;
696 unsigned char C2IE:1;
697 unsigned char CCP1IE:1;
698 unsigned char ADIE:1;
699 unsigned char EEIE:1;
702 unsigned char TMR1IE:1;
703 unsigned char TMR2IE:1;
712 extern volatile __PIE1_bits_t __at(PIE1_ADDR) PIE1_bits;
714 #ifndef NO_BIT_DEFINES
715 #define T1IE PIE1_bits.T1IE
716 #define TMR1IE PIE1_bits.TMR1IE
717 #define T2IE PIE1_bits.T2IE
718 #define TMR2IE PIE1_bits.TMR2IE
719 #define OSFIE PIE1_bits.OSFIE
720 #define C1IE PIE1_bits.C1IE
721 #define C2IE PIE1_bits.C2IE
722 #define CCP1IE PIE1_bits.CCP1IE
723 #define ADIE PIE1_bits.ADIE
724 #define EEIE PIE1_bits.EEIE
725 #endif /* NO_BIT_DEFINES */
727 // ----- PIR1 bits --------------------
730 unsigned char T1IF:1;
731 unsigned char T2IF:1;
732 unsigned char OSFIF:1;
733 unsigned char C1IF:1;
734 unsigned char C2IF:1;
735 unsigned char CCP1IF:1;
736 unsigned char ADIF:1;
737 unsigned char EEIF:1;
740 unsigned char TMR1IF:1;
741 unsigned char TMR2IF:1;
750 extern volatile __PIR1_bits_t __at(PIR1_ADDR) PIR1_bits;
752 #ifndef NO_BIT_DEFINES
753 #define T1IF PIR1_bits.T1IF
754 #define TMR1IF PIR1_bits.TMR1IF
755 #define T2IF PIR1_bits.T2IF
756 #define TMR2IF PIR1_bits.TMR2IF
757 #define OSFIF PIR1_bits.OSFIF
758 #define C1IF PIR1_bits.C1IF
759 #define C2IF PIR1_bits.C2IF
760 #define CCP1IF PIR1_bits.CCP1IF
761 #define ADIF PIR1_bits.ADIF
762 #define EEIF PIR1_bits.EEIF
763 #endif /* NO_BIT_DEFINES */
765 // ----- PORTA bits --------------------
778 extern volatile __PORTA_bits_t __at(PORTA_ADDR) PORTA_bits;
780 #ifndef NO_BIT_DEFINES
781 #define RA0 PORTA_bits.RA0
782 #define RA1 PORTA_bits.RA1
783 #define RA2 PORTA_bits.RA2
784 #define RA3 PORTA_bits.RA3
785 #define RA4 PORTA_bits.RA4
786 #define RA5 PORTA_bits.RA5
787 #endif /* NO_BIT_DEFINES */
789 // ----- PORTC bits --------------------
802 extern volatile __PORTC_bits_t __at(PORTC_ADDR) PORTC_bits;
804 #ifndef NO_BIT_DEFINES
805 #define RC0 PORTC_bits.RC0
806 #define RC1 PORTC_bits.RC1
807 #define RC2 PORTC_bits.RC2
808 #define RC3 PORTC_bits.RC3
809 #define RC4 PORTC_bits.RC4
810 #define RC5 PORTC_bits.RC5
811 #define RC6 PORTC_bits.RC6
812 #define RC7 PORTC_bits.RC7
813 #endif /* NO_BIT_DEFINES */
815 // ----- PWM1CON bits --------------------
818 unsigned char PDC0:1;
819 unsigned char PDC1:1;
820 unsigned char PDC2:1;
821 unsigned char PDC3:1;
822 unsigned char PDC4:1;
823 unsigned char PDC5:1;
824 unsigned char PDC6:1;
825 unsigned char PRSEN:1;
828 extern volatile __PWM1CON_bits_t __at(PWM1CON_ADDR) PWM1CON_bits;
830 #ifndef NO_BIT_DEFINES
831 #define PDC0 PWM1CON_bits.PDC0
832 #define PDC1 PWM1CON_bits.PDC1
833 #define PDC2 PWM1CON_bits.PDC2
834 #define PDC3 PWM1CON_bits.PDC3
835 #define PDC4 PWM1CON_bits.PDC4
836 #define PDC5 PWM1CON_bits.PDC5
837 #define PDC6 PWM1CON_bits.PDC6
838 #define PRSEN PWM1CON_bits.PRSEN
839 #endif /* NO_BIT_DEFINES */
841 // ----- STATUS bits --------------------
847 unsigned char NOT_PD:1;
848 unsigned char NOT_TO:1;
854 extern volatile __STATUS_bits_t __at(STATUS_ADDR) STATUS_bits;
856 #ifndef NO_BIT_DEFINES
857 #define C STATUS_bits.C
858 #define DC STATUS_bits.DC
859 #define Z STATUS_bits.Z
860 #define NOT_PD STATUS_bits.NOT_PD
861 #define NOT_TO STATUS_bits.NOT_TO
862 #define RP0 STATUS_bits.RP0
863 #define RP1 STATUS_bits.RP1
864 #define IRP STATUS_bits.IRP
865 #endif /* NO_BIT_DEFINES */
867 // ----- T1CON bits --------------------
870 unsigned char TMR1ON:1;
871 unsigned char TMR1CS:1;
872 unsigned char NOT_T1SYNC:1;
873 unsigned char T1OSCEN:1;
874 unsigned char T1CKPS0:1;
875 unsigned char T1CKPS1:1;
876 unsigned char TMR1GE:1;
877 unsigned char T1GINV:1;
880 extern volatile __T1CON_bits_t __at(T1CON_ADDR) T1CON_bits;
882 #ifndef NO_BIT_DEFINES
883 #define TMR1ON T1CON_bits.TMR1ON
884 #define TMR1CS T1CON_bits.TMR1CS
885 #define NOT_T1SYNC T1CON_bits.NOT_T1SYNC
886 #define T1OSCEN T1CON_bits.T1OSCEN
887 #define T1CKPS0 T1CON_bits.T1CKPS0
888 #define T1CKPS1 T1CON_bits.T1CKPS1
889 #define TMR1GE T1CON_bits.TMR1GE
890 #define T1GINV T1CON_bits.T1GINV
891 #endif /* NO_BIT_DEFINES */
893 // ----- T2CON bits --------------------
896 unsigned char T2CKPS0:1;
897 unsigned char T2CKPS1:1;
898 unsigned char TMR2ON:1;
899 unsigned char TOUTPS0:1;
900 unsigned char TOUTPS1:1;
901 unsigned char TOUTPS2:1;
902 unsigned char TOUTPS3:1;
906 extern volatile __T2CON_bits_t __at(T2CON_ADDR) T2CON_bits;
908 #ifndef NO_BIT_DEFINES
909 #define T2CKPS0 T2CON_bits.T2CKPS0
910 #define T2CKPS1 T2CON_bits.T2CKPS1
911 #define TMR2ON T2CON_bits.TMR2ON
912 #define TOUTPS0 T2CON_bits.TOUTPS0
913 #define TOUTPS1 T2CON_bits.TOUTPS1
914 #define TOUTPS2 T2CON_bits.TOUTPS2
915 #define TOUTPS3 T2CON_bits.TOUTPS3
916 #endif /* NO_BIT_DEFINES */
918 // ----- TRISA bits --------------------
921 unsigned char TRISA0:1;
922 unsigned char TRISA1:1;
923 unsigned char TRISA2:1;
924 unsigned char TRISA3:1;
925 unsigned char TRISA4:1;
926 unsigned char TRISA5:1;
931 extern volatile __TRISA_bits_t __at(TRISA_ADDR) TRISA_bits;
933 #ifndef NO_BIT_DEFINES
934 #define TRISA0 TRISA_bits.TRISA0
935 #define TRISA1 TRISA_bits.TRISA1
936 #define TRISA2 TRISA_bits.TRISA2
937 #define TRISA3 TRISA_bits.TRISA3
938 #define TRISA4 TRISA_bits.TRISA4
939 #define TRISA5 TRISA_bits.TRISA5
940 #endif /* NO_BIT_DEFINES */
942 // ----- TRISC bits --------------------
945 unsigned char TRISC0:1;
946 unsigned char TRISC1:1;
947 unsigned char TRISC2:1;
948 unsigned char TRISC3:1;
949 unsigned char TRISC4:1;
950 unsigned char TRISC5:1;
951 unsigned char TRISC6:1;
952 unsigned char TRISC7:1;
955 extern volatile __TRISC_bits_t __at(TRISC_ADDR) TRISC_bits;
957 #ifndef NO_BIT_DEFINES
958 #define TRISC0 TRISC_bits.TRISC0
959 #define TRISC1 TRISC_bits.TRISC1
960 #define TRISC2 TRISC_bits.TRISC2
961 #define TRISC3 TRISC_bits.TRISC3
962 #define TRISC4 TRISC_bits.TRISC4
963 #define TRISC5 TRISC_bits.TRISC5
964 #define TRISC6 TRISC_bits.TRISC6
965 #define TRISC7 TRISC_bits.TRISC7
966 #endif /* NO_BIT_DEFINES */
968 // ----- VRCON bits --------------------
978 unsigned char VREN:1;
981 extern volatile __VRCON_bits_t __at(VRCON_ADDR) VRCON_bits;
983 #ifndef NO_BIT_DEFINES
984 #define VR0 VRCON_bits.VR0
985 #define VR1 VRCON_bits.VR1
986 #define VR2 VRCON_bits.VR2
987 #define VR3 VRCON_bits.VR3
988 #define VRR VRCON_bits.VRR
989 #define VREN VRCON_bits.VREN
990 #endif /* NO_BIT_DEFINES */
992 // ----- WDTCON bits --------------------
995 unsigned char SWDTEN:1;
996 unsigned char WDTPS0:1;
997 unsigned char WDTPS1:1;
998 unsigned char WDTPS2:1;
999 unsigned char WDTPS3:1;
1005 extern volatile __WDTCON_bits_t __at(WDTCON_ADDR) WDTCON_bits;
1007 #ifndef NO_BIT_DEFINES
1008 #define SWDTEN WDTCON_bits.SWDTEN
1009 #define WDTPS0 WDTCON_bits.WDTPS0
1010 #define WDTPS1 WDTCON_bits.WDTPS1
1011 #define WDTPS2 WDTCON_bits.WDTPS2
1012 #define WDTPS3 WDTCON_bits.WDTPS3
1013 #endif /* NO_BIT_DEFINES */