2 // Register Declarations for Microchip 16C63A Processor
5 // This header file was automatically generated by:
9 // Copyright (c) 2002, Kevin L. Pauba, All Rights Reserved
11 // SDCC is licensed under the GNU Public license (GPL) v2. Note that
12 // this license covers the code to the compiler and other executables,
13 // but explicitly does not cover any code or objects generated by sdcc.
14 // We have not yet decided on a license for the run time libraries, but
15 // it will not put any requirements on code linked against it. See:
17 // http://www.gnu.org/copyleft/gpl/html
19 // See http://sdcc.sourceforge.net/ for the latest information on sdcc.
26 // Register addresses.
28 #define INDF_ADDR 0x0000
29 #define TMR0_ADDR 0x0001
30 #define PCL_ADDR 0x0002
31 #define STATUS_ADDR 0x0003
32 #define FSR_ADDR 0x0004
33 #define PORTA_ADDR 0x0005
34 #define PORTB_ADDR 0x0006
35 #define PORTC_ADDR 0x0007
36 #define PCLATH_ADDR 0x000A
37 #define INTCON_ADDR 0x000B
38 #define PIR1_ADDR 0x000C
39 #define PIR2_ADDR 0x000D
40 #define TMR1L_ADDR 0x000E
41 #define TMR1H_ADDR 0x000F
42 #define T1CON_ADDR 0x0010
43 #define TMR2_ADDR 0x0011
44 #define T2CON_ADDR 0x0012
45 #define SSPBUF_ADDR 0x0013
46 #define SSPCON_ADDR 0x0014
47 #define CCPR1L_ADDR 0x0015
48 #define CCPR1H_ADDR 0x0016
49 #define CCP1CON_ADDR 0x0017
50 #define RCSTA_ADDR 0x0018
51 #define TXREG_ADDR 0x0019
52 #define RCREG_ADDR 0x001A
53 #define CCPR2L_ADDR 0x001B
54 #define CCPR2H_ADDR 0x001C
55 #define CCP2CON_ADDR 0x001D
56 #define OPTION_REG_ADDR 0x0081
57 #define TRISA_ADDR 0x0085
58 #define TRISB_ADDR 0x0086
59 #define TRISC_ADDR 0x0087
60 #define PIE1_ADDR 0x008C
61 #define PIE2_ADDR 0x008D
62 #define PCON_ADDR 0x008E
63 #define PR2_ADDR 0x0092
64 #define SSPADD_ADDR 0x0093
65 #define SSPSTAT_ADDR 0x0094
66 #define TXSTA_ADDR 0x0098
67 #define SPBRG_ADDR 0x0099
70 // Memory organization.
76 // P16C63A.INC Standard Header File, Version 1.00 Microchip Technology, Inc.
79 // This header file defines configurations, registers, and other useful bits of
80 // information for the PIC16C63A microcontroller. These names are taken to match
81 // the data sheets as closely as possible.
83 // Note that the processor must be selected before this file is
84 // included. The processor may be selected the following ways:
86 // 1. Command line switch:
87 // C:\ MPASM MYFILE.ASM /PIC16C63A
88 // 2. LIST directive in the source file
90 // 3. Processor Type entry in the MPASM full-screen interface
92 //==========================================================================
96 //==========================================================================
100 //1.00 12/17/97 Initial Release
102 //==========================================================================
106 //==========================================================================
109 // MESSG "Processor-header file mismatch. Verify selected processor."
112 //==========================================================================
114 // Register Definitions
116 //==========================================================================
121 //----- Register Files------------------------------------------------------
123 extern __sfr __at (INDF_ADDR) INDF;
124 extern __sfr __at (TMR0_ADDR) TMR0;
125 extern __sfr __at (PCL_ADDR) PCL;
126 extern __sfr __at (STATUS_ADDR) STATUS;
127 extern __sfr __at (FSR_ADDR) FSR;
128 extern __sfr __at (PORTA_ADDR) PORTA;
129 extern __sfr __at (PORTB_ADDR) PORTB;
130 extern __sfr __at (PORTC_ADDR) PORTC;
131 extern __sfr __at (PCLATH_ADDR) PCLATH;
132 extern __sfr __at (INTCON_ADDR) INTCON;
133 extern __sfr __at (PIR1_ADDR) PIR1;
134 extern __sfr __at (PIR2_ADDR) PIR2;
135 extern __sfr __at (TMR1L_ADDR) TMR1L;
136 extern __sfr __at (TMR1H_ADDR) TMR1H;
137 extern __sfr __at (T1CON_ADDR) T1CON;
138 extern __sfr __at (TMR2_ADDR) TMR2;
139 extern __sfr __at (T2CON_ADDR) T2CON;
140 extern __sfr __at (SSPBUF_ADDR) SSPBUF;
141 extern __sfr __at (SSPCON_ADDR) SSPCON;
142 extern __sfr __at (CCPR1L_ADDR) CCPR1L;
143 extern __sfr __at (CCPR1H_ADDR) CCPR1H;
144 extern __sfr __at (CCP1CON_ADDR) CCP1CON;
145 extern __sfr __at (RCSTA_ADDR) RCSTA;
146 extern __sfr __at (TXREG_ADDR) TXREG;
147 extern __sfr __at (RCREG_ADDR) RCREG;
148 extern __sfr __at (CCPR2L_ADDR) CCPR2L;
149 extern __sfr __at (CCPR2H_ADDR) CCPR2H;
150 extern __sfr __at (CCP2CON_ADDR) CCP2CON;
152 extern __sfr __at (OPTION_REG_ADDR) OPTION_REG;
153 extern __sfr __at (TRISA_ADDR) TRISA;
154 extern __sfr __at (TRISB_ADDR) TRISB;
155 extern __sfr __at (TRISC_ADDR) TRISC;
156 extern __sfr __at (PIE1_ADDR) PIE1;
157 extern __sfr __at (PIE2_ADDR) PIE2;
158 extern __sfr __at (PCON_ADDR) PCON;
159 extern __sfr __at (PR2_ADDR) PR2;
160 extern __sfr __at (SSPADD_ADDR) SSPADD;
161 extern __sfr __at (SSPSTAT_ADDR) SSPSTAT;
162 extern __sfr __at (TXSTA_ADDR) TXSTA;
163 extern __sfr __at (SPBRG_ADDR) SPBRG;
165 //----- STATUS Bits --------------------------------------------------------
168 //----- INTCON Bits --------------------------------------------------------
171 //----- PIR1 Bits ----------------------------------------------------------
174 //----- PIR2 Bits ----------------------------------------------------------
177 //----- T1CON Bits ---------------------------------------------------------
180 //----- T2CON Bits ---------------------------------------------------------
183 //----- SSPCON Bits --------------------------------------------------------
186 //----- CCP1CON Bits -------------------------------------------------------
189 //----- RCSTA Bits ---------------------------------------------------------
192 //----- CCP2CON Bits -------------------------------------------------------
195 //----- OPTION Bits --------------------------------------------------------
198 //----- PIE1 Bits ----------------------------------------------------------
201 //----- PIE2 Bits ----------------------------------------------------------
204 //----- PCON Bits ----------------------------------------------------------
207 //----- SSPSTAT Bits -------------------------------------------------------
210 //----- TXSTA Bits ---------------------------------------------------------
213 //==========================================================================
217 //==========================================================================
220 // __BADRAM H'08'-H'09', H'1E'-H'1F'
221 // __BADRAM H'88'-H'89', H'8F'-H'91', H'95'-H'97', H'9A'-H'9F'
223 //==========================================================================
225 // Configuration Bits
227 //==========================================================================
229 #define _BODEN_ON 0x3FFF
230 #define _BODEN_OFF 0x3FBF
231 #define _CP_ALL 0x00CF
232 #define _CP_75 0x15DF
233 #define _CP_50 0x2AEF
234 #define _CP_OFF 0x3FFF
235 #define _PWRTE_OFF 0x3FFF
236 #define _PWRTE_ON 0x3FF7
237 #define _WDT_ON 0x3FFF
238 #define _WDT_OFF 0x3FFB
239 #define _LP_OSC 0x3FFC
240 #define _XT_OSC 0x3FFD
241 #define _HS_OSC 0x3FFE
242 #define _RC_OSC 0x3FFF
246 // ----- CCP1CON bits --------------------
249 unsigned char CCP1M0:1;
250 unsigned char CCP1M1:1;
251 unsigned char CCP1M2:1;
252 unsigned char CCP1M3:1;
253 unsigned char CCP1Y:1;
254 unsigned char CCP1X:1;
259 extern volatile __CCP1CON_bits_t __at(CCP1CON_ADDR) CCP1CON_bits;
261 #ifndef NO_BIT_DEFINES
262 #define CCP1M0 CCP1CON_bits.CCP1M0
263 #define CCP1M1 CCP1CON_bits.CCP1M1
264 #define CCP1M2 CCP1CON_bits.CCP1M2
265 #define CCP1M3 CCP1CON_bits.CCP1M3
266 #define CCP1Y CCP1CON_bits.CCP1Y
267 #define CCP1X CCP1CON_bits.CCP1X
268 #endif /* NO_BIT_DEFINES */
270 // ----- CCP2CON bits --------------------
273 unsigned char CCP2M0:1;
274 unsigned char CCP2M1:1;
275 unsigned char CCP2M2:1;
276 unsigned char CCP2M3:1;
277 unsigned char CCP2Y:1;
278 unsigned char CCP2X:1;
283 extern volatile __CCP2CON_bits_t __at(CCP2CON_ADDR) CCP2CON_bits;
285 #ifndef NO_BIT_DEFINES
286 #define CCP2M0 CCP2CON_bits.CCP2M0
287 #define CCP2M1 CCP2CON_bits.CCP2M1
288 #define CCP2M2 CCP2CON_bits.CCP2M2
289 #define CCP2M3 CCP2CON_bits.CCP2M3
290 #define CCP2Y CCP2CON_bits.CCP2Y
291 #define CCP2X CCP2CON_bits.CCP2X
292 #endif /* NO_BIT_DEFINES */
294 // ----- INTCON bits --------------------
297 unsigned char RBIF:1;
298 unsigned char INTF:1;
299 unsigned char T0IF:1;
300 unsigned char RBIE:1;
301 unsigned char INTE:1;
302 unsigned char T0IE:1;
303 unsigned char PEIE:1;
307 extern volatile __INTCON_bits_t __at(INTCON_ADDR) INTCON_bits;
309 #ifndef NO_BIT_DEFINES
310 #define RBIF INTCON_bits.RBIF
311 #define INTF INTCON_bits.INTF
312 #define T0IF INTCON_bits.T0IF
313 #define RBIE INTCON_bits.RBIE
314 #define INTE INTCON_bits.INTE
315 #define T0IE INTCON_bits.T0IE
316 #define PEIE INTCON_bits.PEIE
317 #define GIE INTCON_bits.GIE
318 #endif /* NO_BIT_DEFINES */
320 // ----- OPTION_REG bits --------------------
327 unsigned char T0SE:1;
328 unsigned char T0CS:1;
329 unsigned char INTEDG:1;
330 unsigned char NOT_RBPU:1;
332 } __OPTION_REG_bits_t;
333 extern volatile __OPTION_REG_bits_t __at(OPTION_REG_ADDR) OPTION_REG_bits;
335 #ifndef NO_BIT_DEFINES
336 #define PS0 OPTION_REG_bits.PS0
337 #define PS1 OPTION_REG_bits.PS1
338 #define PS2 OPTION_REG_bits.PS2
339 #define PSA OPTION_REG_bits.PSA
340 #define T0SE OPTION_REG_bits.T0SE
341 #define T0CS OPTION_REG_bits.T0CS
342 #define INTEDG OPTION_REG_bits.INTEDG
343 #define NOT_RBPU OPTION_REG_bits.NOT_RBPU
344 #endif /* NO_BIT_DEFINES */
346 // ----- PCON bits --------------------
349 unsigned char NOT_BO:1;
350 unsigned char NOT_POR:1;
359 unsigned char NOT_BOR:1;
369 extern volatile __PCON_bits_t __at(PCON_ADDR) PCON_bits;
371 #ifndef NO_BIT_DEFINES
372 #define NOT_BO PCON_bits.NOT_BO
373 #define NOT_BOR PCON_bits.NOT_BOR
374 #define NOT_POR PCON_bits.NOT_POR
375 #endif /* NO_BIT_DEFINES */
377 // ----- PIE1 bits --------------------
380 unsigned char TMR1IE:1;
381 unsigned char TMR2IE:1;
382 unsigned char CCP1IE:1;
383 unsigned char SSPIE:1;
384 unsigned char TXIE:1;
385 unsigned char RCIE:1;
390 extern volatile __PIE1_bits_t __at(PIE1_ADDR) PIE1_bits;
392 #ifndef NO_BIT_DEFINES
393 #define TMR1IE PIE1_bits.TMR1IE
394 #define TMR2IE PIE1_bits.TMR2IE
395 #define CCP1IE PIE1_bits.CCP1IE
396 #define SSPIE PIE1_bits.SSPIE
397 #define TXIE PIE1_bits.TXIE
398 #define RCIE PIE1_bits.RCIE
399 #endif /* NO_BIT_DEFINES */
401 // ----- PIE2 bits --------------------
404 unsigned char CCP2IE:1;
414 extern volatile __PIE2_bits_t __at(PIE2_ADDR) PIE2_bits;
416 #ifndef NO_BIT_DEFINES
417 #define CCP2IE PIE2_bits.CCP2IE
418 #endif /* NO_BIT_DEFINES */
420 // ----- PIR1 bits --------------------
423 unsigned char TMR1IF:1;
424 unsigned char TMR2IF:1;
425 unsigned char CCP1IF:1;
426 unsigned char SSPIF:1;
427 unsigned char TXIF:1;
428 unsigned char RCIF:1;
433 extern volatile __PIR1_bits_t __at(PIR1_ADDR) PIR1_bits;
435 #ifndef NO_BIT_DEFINES
436 #define TMR1IF PIR1_bits.TMR1IF
437 #define TMR2IF PIR1_bits.TMR2IF
438 #define CCP1IF PIR1_bits.CCP1IF
439 #define SSPIF PIR1_bits.SSPIF
440 #define TXIF PIR1_bits.TXIF
441 #define RCIF PIR1_bits.RCIF
442 #endif /* NO_BIT_DEFINES */
444 // ----- PIR2 bits --------------------
447 unsigned char CCP2IF:1;
457 extern volatile __PIR2_bits_t __at(PIR2_ADDR) PIR2_bits;
459 #ifndef NO_BIT_DEFINES
460 #define CCP2IF PIR2_bits.CCP2IF
461 #endif /* NO_BIT_DEFINES */
463 // ----- PORTA bits --------------------
476 extern volatile __PORTA_bits_t __at(PORTA_ADDR) PORTA_bits;
478 #ifndef NO_BIT_DEFINES
479 #define RA0 PORTA_bits.RA0
480 #define RA1 PORTA_bits.RA1
481 #define RA2 PORTA_bits.RA2
482 #define RA3 PORTA_bits.RA3
483 #define RA4 PORTA_bits.RA4
484 #define RA5 PORTA_bits.RA5
485 #endif /* NO_BIT_DEFINES */
487 // ----- PORTB bits --------------------
500 extern volatile __PORTB_bits_t __at(PORTB_ADDR) PORTB_bits;
502 #ifndef NO_BIT_DEFINES
503 #define RB0 PORTB_bits.RB0
504 #define RB1 PORTB_bits.RB1
505 #define RB2 PORTB_bits.RB2
506 #define RB3 PORTB_bits.RB3
507 #define RB4 PORTB_bits.RB4
508 #define RB5 PORTB_bits.RB5
509 #define RB6 PORTB_bits.RB6
510 #define RB7 PORTB_bits.RB7
511 #endif /* NO_BIT_DEFINES */
513 // ----- PORTC bits --------------------
526 extern volatile __PORTC_bits_t __at(PORTC_ADDR) PORTC_bits;
528 #ifndef NO_BIT_DEFINES
529 #define RC0 PORTC_bits.RC0
530 #define RC1 PORTC_bits.RC1
531 #define RC2 PORTC_bits.RC2
532 #define RC3 PORTC_bits.RC3
533 #define RC4 PORTC_bits.RC4
534 #define RC5 PORTC_bits.RC5
535 #define RC6 PORTC_bits.RC6
536 #define RC7 PORTC_bits.RC7
537 #endif /* NO_BIT_DEFINES */
539 // ----- RCSTA bits --------------------
542 unsigned char RX9D:1;
543 unsigned char OERR:1;
544 unsigned char FERR:1;
546 unsigned char CREN:1;
547 unsigned char SREN:1;
549 unsigned char SPEN:1;
552 unsigned char RCD8:1;
568 unsigned char NOT_RC8:1;
578 unsigned char RC8_9:1;
582 extern volatile __RCSTA_bits_t __at(RCSTA_ADDR) RCSTA_bits;
584 #ifndef NO_BIT_DEFINES
585 #define RX9D RCSTA_bits.RX9D
586 #define RCD8 RCSTA_bits.RCD8
587 #define OERR RCSTA_bits.OERR
588 #define FERR RCSTA_bits.FERR
589 #define CREN RCSTA_bits.CREN
590 #define SREN RCSTA_bits.SREN
591 #define RX9 RCSTA_bits.RX9
592 #define RC9 RCSTA_bits.RC9
593 #define NOT_RC8 RCSTA_bits.NOT_RC8
594 #define RC8_9 RCSTA_bits.RC8_9
595 #define SPEN RCSTA_bits.SPEN
596 #endif /* NO_BIT_DEFINES */
598 // ----- SSPCON bits --------------------
601 unsigned char SSPM0:1;
602 unsigned char SSPM1:1;
603 unsigned char SSPM2:1;
604 unsigned char SSPM3:1;
606 unsigned char SSPEN:1;
607 unsigned char SSPOV:1;
608 unsigned char WCOL:1;
611 extern volatile __SSPCON_bits_t __at(SSPCON_ADDR) SSPCON_bits;
613 #ifndef NO_BIT_DEFINES
614 #define SSPM0 SSPCON_bits.SSPM0
615 #define SSPM1 SSPCON_bits.SSPM1
616 #define SSPM2 SSPCON_bits.SSPM2
617 #define SSPM3 SSPCON_bits.SSPM3
618 #define CKP SSPCON_bits.CKP
619 #define SSPEN SSPCON_bits.SSPEN
620 #define SSPOV SSPCON_bits.SSPOV
621 #define WCOL SSPCON_bits.WCOL
622 #endif /* NO_BIT_DEFINES */
624 // ----- SSPSTAT bits --------------------
639 unsigned char I2C_READ:1;
640 unsigned char I2C_START:1;
641 unsigned char I2C_STOP:1;
642 unsigned char I2C_DATA:1;
649 unsigned char NOT_W:1;
652 unsigned char NOT_A:1;
659 unsigned char NOT_WRITE:1;
662 unsigned char NOT_ADDRESS:1;
679 unsigned char READ_WRITE:1;
682 unsigned char DATA_ADDRESS:1;
687 extern volatile __SSPSTAT_bits_t __at(SSPSTAT_ADDR) SSPSTAT_bits;
689 #ifndef NO_BIT_DEFINES
690 #define BF SSPSTAT_bits.BF
691 #define UA SSPSTAT_bits.UA
692 #define R SSPSTAT_bits.R
693 #define I2C_READ SSPSTAT_bits.I2C_READ
694 #define NOT_W SSPSTAT_bits.NOT_W
695 #define NOT_WRITE SSPSTAT_bits.NOT_WRITE
696 #define R_W SSPSTAT_bits.R_W
697 #define READ_WRITE SSPSTAT_bits.READ_WRITE
698 #define S SSPSTAT_bits.S
699 #define I2C_START SSPSTAT_bits.I2C_START
700 #define P SSPSTAT_bits.P
701 #define I2C_STOP SSPSTAT_bits.I2C_STOP
702 #define D SSPSTAT_bits.D
703 #define I2C_DATA SSPSTAT_bits.I2C_DATA
704 #define NOT_A SSPSTAT_bits.NOT_A
705 #define NOT_ADDRESS SSPSTAT_bits.NOT_ADDRESS
706 #define D_A SSPSTAT_bits.D_A
707 #define DATA_ADDRESS SSPSTAT_bits.DATA_ADDRESS
708 #define CKE SSPSTAT_bits.CKE
709 #define SMP SSPSTAT_bits.SMP
710 #endif /* NO_BIT_DEFINES */
712 // ----- STATUS bits --------------------
718 unsigned char NOT_PD:1;
719 unsigned char NOT_TO:1;
725 extern volatile __STATUS_bits_t __at(STATUS_ADDR) STATUS_bits;
727 #ifndef NO_BIT_DEFINES
728 #define C STATUS_bits.C
729 #define DC STATUS_bits.DC
730 #define Z STATUS_bits.Z
731 #define NOT_PD STATUS_bits.NOT_PD
732 #define NOT_TO STATUS_bits.NOT_TO
733 #define RP0 STATUS_bits.RP0
734 #define RP1 STATUS_bits.RP1
735 #define IRP STATUS_bits.IRP
736 #endif /* NO_BIT_DEFINES */
738 // ----- T1CON bits --------------------
741 unsigned char TMR1ON:1;
742 unsigned char TMR1CS:1;
743 unsigned char NOT_T1SYNC:1;
744 unsigned char T1OSCEN:1;
745 unsigned char T1CKPS0:1;
746 unsigned char T1CKPS1:1;
753 unsigned char T1INSYNC:1;
761 extern volatile __T1CON_bits_t __at(T1CON_ADDR) T1CON_bits;
763 #ifndef NO_BIT_DEFINES
764 #define TMR1ON T1CON_bits.TMR1ON
765 #define TMR1CS T1CON_bits.TMR1CS
766 #define NOT_T1SYNC T1CON_bits.NOT_T1SYNC
767 #define T1INSYNC T1CON_bits.T1INSYNC
768 #define T1OSCEN T1CON_bits.T1OSCEN
769 #define T1CKPS0 T1CON_bits.T1CKPS0
770 #define T1CKPS1 T1CON_bits.T1CKPS1
771 #endif /* NO_BIT_DEFINES */
773 // ----- T2CON bits --------------------
776 unsigned char T2CKPS0:1;
777 unsigned char T2CKPS1:1;
778 unsigned char TMR2ON:1;
779 unsigned char TOUTPS0:1;
780 unsigned char TOUTPS1:1;
781 unsigned char TOUTPS2:1;
782 unsigned char TOUTPS3:1;
786 extern volatile __T2CON_bits_t __at(T2CON_ADDR) T2CON_bits;
788 #ifndef NO_BIT_DEFINES
789 #define T2CKPS0 T2CON_bits.T2CKPS0
790 #define T2CKPS1 T2CON_bits.T2CKPS1
791 #define TMR2ON T2CON_bits.TMR2ON
792 #define TOUTPS0 T2CON_bits.TOUTPS0
793 #define TOUTPS1 T2CON_bits.TOUTPS1
794 #define TOUTPS2 T2CON_bits.TOUTPS2
795 #define TOUTPS3 T2CON_bits.TOUTPS3
796 #endif /* NO_BIT_DEFINES */
798 // ----- TRISA bits --------------------
801 unsigned char TRISA0:1;
802 unsigned char TRISA1:1;
803 unsigned char TRISA2:1;
804 unsigned char TRISA3:1;
805 unsigned char TRISA4:1;
806 unsigned char TRISA5:1;
811 extern volatile __TRISA_bits_t __at(TRISA_ADDR) TRISA_bits;
813 #ifndef NO_BIT_DEFINES
814 #define TRISA0 TRISA_bits.TRISA0
815 #define TRISA1 TRISA_bits.TRISA1
816 #define TRISA2 TRISA_bits.TRISA2
817 #define TRISA3 TRISA_bits.TRISA3
818 #define TRISA4 TRISA_bits.TRISA4
819 #define TRISA5 TRISA_bits.TRISA5
820 #endif /* NO_BIT_DEFINES */
822 // ----- TRISB bits --------------------
825 unsigned char TRISB0:1;
826 unsigned char TRISB1:1;
827 unsigned char TRISB2:1;
828 unsigned char TRISB3:1;
829 unsigned char TRISB4:1;
830 unsigned char TRISB5:1;
831 unsigned char TRISB6:1;
832 unsigned char TRISB7:1;
835 extern volatile __TRISB_bits_t __at(TRISB_ADDR) TRISB_bits;
837 #ifndef NO_BIT_DEFINES
838 #define TRISB0 TRISB_bits.TRISB0
839 #define TRISB1 TRISB_bits.TRISB1
840 #define TRISB2 TRISB_bits.TRISB2
841 #define TRISB3 TRISB_bits.TRISB3
842 #define TRISB4 TRISB_bits.TRISB4
843 #define TRISB5 TRISB_bits.TRISB5
844 #define TRISB6 TRISB_bits.TRISB6
845 #define TRISB7 TRISB_bits.TRISB7
846 #endif /* NO_BIT_DEFINES */
848 // ----- TRISC bits --------------------
851 unsigned char TRISC0:1;
852 unsigned char TRISC1:1;
853 unsigned char TRISC2:1;
854 unsigned char TRISC3:1;
855 unsigned char TRISC4:1;
856 unsigned char TRISC5:1;
857 unsigned char TRISC6:1;
858 unsigned char TRISC7:1;
861 extern volatile __TRISC_bits_t __at(TRISC_ADDR) TRISC_bits;
863 #ifndef NO_BIT_DEFINES
864 #define TRISC0 TRISC_bits.TRISC0
865 #define TRISC1 TRISC_bits.TRISC1
866 #define TRISC2 TRISC_bits.TRISC2
867 #define TRISC3 TRISC_bits.TRISC3
868 #define TRISC4 TRISC_bits.TRISC4
869 #define TRISC5 TRISC_bits.TRISC5
870 #define TRISC6 TRISC_bits.TRISC6
871 #define TRISC7 TRISC_bits.TRISC7
872 #endif /* NO_BIT_DEFINES */
874 // ----- TXSTA bits --------------------
877 unsigned char TX9D:1;
878 unsigned char TRMT:1;
879 unsigned char BRGH:1;
881 unsigned char SYNC:1;
882 unsigned char TXEN:1;
884 unsigned char CSRC:1;
887 unsigned char TXD8:1;
893 unsigned char NOT_TX8:1;
903 unsigned char TX8_9:1;
907 extern volatile __TXSTA_bits_t __at(TXSTA_ADDR) TXSTA_bits;
909 #ifndef NO_BIT_DEFINES
910 #define TX9D TXSTA_bits.TX9D
911 #define TXD8 TXSTA_bits.TXD8
912 #define TRMT TXSTA_bits.TRMT
913 #define BRGH TXSTA_bits.BRGH
914 #define SYNC TXSTA_bits.SYNC
915 #define TXEN TXSTA_bits.TXEN
916 #define TX9 TXSTA_bits.TX9
917 #define NOT_TX8 TXSTA_bits.NOT_TX8
918 #define TX8_9 TXSTA_bits.TX8_9
919 #define CSRC TXSTA_bits.CSRC
920 #endif /* NO_BIT_DEFINES */