2 // Register Declarations for Microchip 16C62 Processor
5 // This header file was automatically generated by:
9 // Copyright (c) 2002, Kevin L. Pauba, All Rights Reserved
11 // SDCC is licensed under the GNU Public license (GPL) v2. Note that
12 // this license covers the code to the compiler and other executables,
13 // but explicitly does not cover any code or objects generated by sdcc.
14 // We have not yet decided on a license for the run time libraries, but
15 // it will not put any requirements on code linked against it. See:
17 // http://www.gnu.org/copyleft/gpl/html
19 // See http://sdcc.sourceforge.net/ for the latest information on sdcc.
26 // Register addresses.
28 #define INDF_ADDR 0x0000
29 #define TMR0_ADDR 0x0001
30 #define PCL_ADDR 0x0002
31 #define STATUS_ADDR 0x0003
32 #define FSR_ADDR 0x0004
33 #define PORTA_ADDR 0x0005
34 #define PORTB_ADDR 0x0006
35 #define PORTC_ADDR 0x0007
36 #define PCLATH_ADDR 0x000A
37 #define INTCON_ADDR 0x000B
38 #define PIR1_ADDR 0x000C
39 #define TMR1L_ADDR 0x000E
40 #define TMR1H_ADDR 0x000F
41 #define T1CON_ADDR 0x0010
42 #define TMR2_ADDR 0x0011
43 #define T2CON_ADDR 0x0012
44 #define SSPBUF_ADDR 0x0013
45 #define SSPCON_ADDR 0x0014
46 #define CCPR1L_ADDR 0x0015
47 #define CCPR1H_ADDR 0x0016
48 #define CCP1CON_ADDR 0x0017
49 #define OPTION_REG_ADDR 0x0081
50 #define TRISA_ADDR 0x0085
51 #define TRISB_ADDR 0x0086
52 #define TRISC_ADDR 0x0087
53 #define PIE1_ADDR 0x008C
54 #define PCON_ADDR 0x008E
55 #define PR2_ADDR 0x0092
56 #define SSPADD_ADDR 0x0093
57 #define SSPSTAT_ADDR 0x0094
60 // Memory organization.
66 // P16C62.INC Standard Header File, Version 1.00 Microchip Technology, Inc.
69 // This header file defines configurations, registers, and other useful bits of
70 // information for the PIC16C62 microcontroller. These names are taken to match
71 // the data sheets as closely as possible.
73 // Note that the processor must be selected before this file is
74 // included. The processor may be selected the following ways:
76 // 1. Command line switch:
77 // C:\ MPASM MYFILE.ASM /PIC16C62
78 // 2. LIST directive in the source file
80 // 3. Processor Type entry in the MPASM full-screen interface
82 //==========================================================================
86 //==========================================================================
90 //1.00 10/31/95 Initial Release
92 //==========================================================================
96 //==========================================================================
99 // MESSG "Processor-header file mismatch. Verify selected processor."
102 //==========================================================================
104 // Register Definitions
106 //==========================================================================
111 //----- Register Files------------------------------------------------------
113 extern __sfr __at (INDF_ADDR) INDF;
114 extern __sfr __at (TMR0_ADDR) TMR0;
115 extern __sfr __at (PCL_ADDR) PCL;
116 extern __sfr __at (STATUS_ADDR) STATUS;
117 extern __sfr __at (FSR_ADDR) FSR;
118 extern __sfr __at (PORTA_ADDR) PORTA;
119 extern __sfr __at (PORTB_ADDR) PORTB;
120 extern __sfr __at (PORTC_ADDR) PORTC;
121 extern __sfr __at (PCLATH_ADDR) PCLATH;
122 extern __sfr __at (INTCON_ADDR) INTCON;
123 extern __sfr __at (PIR1_ADDR) PIR1;
124 extern __sfr __at (TMR1L_ADDR) TMR1L;
125 extern __sfr __at (TMR1H_ADDR) TMR1H;
126 extern __sfr __at (T1CON_ADDR) T1CON;
127 extern __sfr __at (TMR2_ADDR) TMR2;
128 extern __sfr __at (T2CON_ADDR) T2CON;
129 extern __sfr __at (SSPBUF_ADDR) SSPBUF;
130 extern __sfr __at (SSPCON_ADDR) SSPCON;
131 extern __sfr __at (CCPR1L_ADDR) CCPR1L;
132 extern __sfr __at (CCPR1H_ADDR) CCPR1H;
133 extern __sfr __at (CCP1CON_ADDR) CCP1CON;
135 extern __sfr __at (OPTION_REG_ADDR) OPTION_REG;
136 extern __sfr __at (TRISA_ADDR) TRISA;
137 extern __sfr __at (TRISB_ADDR) TRISB;
138 extern __sfr __at (TRISC_ADDR) TRISC;
139 extern __sfr __at (PIE1_ADDR) PIE1;
140 extern __sfr __at (PCON_ADDR) PCON;
141 extern __sfr __at (PR2_ADDR) PR2;
142 extern __sfr __at (SSPADD_ADDR) SSPADD;
143 extern __sfr __at (SSPSTAT_ADDR) SSPSTAT;
145 //----- STATUS Bits --------------------------------------------------------
148 //----- INTCON Bits --------------------------------------------------------
151 //----- PIR1 Bits ----------------------------------------------------------
154 //----- T1CON Bits ---------------------------------------------------------
157 //----- T2CON Bits ---------------------------------------------------------
160 //----- SSPCON Bits --------------------------------------------------------
163 //----- CCP1CON Bits -------------------------------------------------------
166 //----- OPTION Bits --------------------------------------------------------
169 //----- PIE1 Bits ----------------------------------------------------------
172 //----- PCON Bits ----------------------------------------------------------
175 //----- SSPSTAT Bits -------------------------------------------------------
178 //==========================================================================
182 //==========================================================================
185 // __BADRAM H'08'-H'09', H'0D', H'18'-H'1F'
186 // __BADRAM H'88'-H'89', H'8D', H'8F'-H'91',H'95'-H'9F'
188 //==========================================================================
190 // Configuration Bits
192 //==========================================================================
194 #define _CP_ALL 0x3F8F
195 #define _CP_75 0x3F9F
196 #define _CP_50 0x3FAF
197 #define _CP_OFF 0x3FBF
198 #define _PWRTE_ON 0x3FBF
199 #define _PWRTE_OFF 0x3FB7
200 #define _WDT_ON 0x3FBF
201 #define _WDT_OFF 0x3FBB
202 #define _LP_OSC 0x3FBC
203 #define _XT_OSC 0x3FBD
204 #define _HS_OSC 0x3FBE
205 #define _RC_OSC 0x3FBF
209 // ----- CCP1CON bits --------------------
212 unsigned char CCP1M0:1;
213 unsigned char CCP1M1:1;
214 unsigned char CCP1M2:1;
215 unsigned char CCP1M3:1;
216 unsigned char CCP1Y:1;
217 unsigned char CCP1X:1;
222 extern volatile __CCP1CON_bits_t __at(CCP1CON_ADDR) CCP1CON_bits;
224 #define CCP1M0 CCP1CON_bits.CCP1M0
225 #define CCP1M1 CCP1CON_bits.CCP1M1
226 #define CCP1M2 CCP1CON_bits.CCP1M2
227 #define CCP1M3 CCP1CON_bits.CCP1M3
228 #define CCP1Y CCP1CON_bits.CCP1Y
229 #define CCP1X CCP1CON_bits.CCP1X
231 // ----- INTCON bits --------------------
234 unsigned char RBIF:1;
235 unsigned char INTF:1;
236 unsigned char T0IF:1;
237 unsigned char RBIE:1;
238 unsigned char INTE:1;
239 unsigned char T0IE:1;
240 unsigned char PEIE:1;
244 extern volatile __INTCON_bits_t __at(INTCON_ADDR) INTCON_bits;
246 #define RBIF INTCON_bits.RBIF
247 #define INTF INTCON_bits.INTF
248 #define T0IF INTCON_bits.T0IF
249 #define RBIE INTCON_bits.RBIE
250 #define INTE INTCON_bits.INTE
251 #define T0IE INTCON_bits.T0IE
252 #define PEIE INTCON_bits.PEIE
253 #define GIE INTCON_bits.GIE
255 // ----- OPTION_REG bits --------------------
262 unsigned char T0SE:1;
263 unsigned char T0CS:1;
264 unsigned char INTEDG:1;
265 unsigned char NOT_RBPU:1;
267 } __OPTION_REG_bits_t;
268 extern volatile __OPTION_REG_bits_t __at(OPTION_REG_ADDR) OPTION_REG_bits;
270 #define PS0 OPTION_REG_bits.PS0
271 #define PS1 OPTION_REG_bits.PS1
272 #define PS2 OPTION_REG_bits.PS2
273 #define PSA OPTION_REG_bits.PSA
274 #define T0SE OPTION_REG_bits.T0SE
275 #define T0CS OPTION_REG_bits.T0CS
276 #define INTEDG OPTION_REG_bits.INTEDG
277 #define NOT_RBPU OPTION_REG_bits.NOT_RBPU
279 // ----- PCON bits --------------------
283 unsigned char NOT_POR:1;
292 extern volatile __PCON_bits_t __at(PCON_ADDR) PCON_bits;
294 #define NOT_POR PCON_bits.NOT_POR
296 // ----- PIE1 bits --------------------
299 unsigned char TMR1IE:1;
300 unsigned char TMR2IE:1;
301 unsigned char CCP1IE:1;
302 unsigned char SSPIE:1;
309 extern volatile __PIE1_bits_t __at(PIE1_ADDR) PIE1_bits;
311 #define TMR1IE PIE1_bits.TMR1IE
312 #define TMR2IE PIE1_bits.TMR2IE
313 #define CCP1IE PIE1_bits.CCP1IE
314 #define SSPIE PIE1_bits.SSPIE
316 // ----- PIR1 bits --------------------
319 unsigned char TMR1IF:1;
320 unsigned char TMR2IF:1;
321 unsigned char CCP1IF:1;
322 unsigned char SSPIF:1;
329 extern volatile __PIR1_bits_t __at(PIR1_ADDR) PIR1_bits;
331 #define TMR1IF PIR1_bits.TMR1IF
332 #define TMR2IF PIR1_bits.TMR2IF
333 #define CCP1IF PIR1_bits.CCP1IF
334 #define SSPIF PIR1_bits.SSPIF
336 // ----- PORTA bits --------------------
349 extern volatile __PORTA_bits_t __at(PORTA_ADDR) PORTA_bits;
351 #define RA0 PORTA_bits.RA0
352 #define RA1 PORTA_bits.RA1
353 #define RA2 PORTA_bits.RA2
354 #define RA3 PORTA_bits.RA3
355 #define RA4 PORTA_bits.RA4
356 #define RA5 PORTA_bits.RA5
358 // ----- PORTB bits --------------------
371 extern volatile __PORTB_bits_t __at(PORTB_ADDR) PORTB_bits;
373 #define RB0 PORTB_bits.RB0
374 #define RB1 PORTB_bits.RB1
375 #define RB2 PORTB_bits.RB2
376 #define RB3 PORTB_bits.RB3
377 #define RB4 PORTB_bits.RB4
378 #define RB5 PORTB_bits.RB5
379 #define RB6 PORTB_bits.RB6
380 #define RB7 PORTB_bits.RB7
382 // ----- PORTC bits --------------------
395 extern volatile __PORTC_bits_t __at(PORTC_ADDR) PORTC_bits;
397 #define RC0 PORTC_bits.RC0
398 #define RC1 PORTC_bits.RC1
399 #define RC2 PORTC_bits.RC2
400 #define RC3 PORTC_bits.RC3
401 #define RC4 PORTC_bits.RC4
402 #define RC5 PORTC_bits.RC5
403 #define RC6 PORTC_bits.RC6
404 #define RC7 PORTC_bits.RC7
406 // ----- SSPCON bits --------------------
409 unsigned char SSPM0:1;
410 unsigned char SSPM1:1;
411 unsigned char SSPM2:1;
412 unsigned char SSPM3:1;
414 unsigned char SSPEN:1;
415 unsigned char SSPOV:1;
416 unsigned char WCOL:1;
419 extern volatile __SSPCON_bits_t __at(SSPCON_ADDR) SSPCON_bits;
421 #define SSPM0 SSPCON_bits.SSPM0
422 #define SSPM1 SSPCON_bits.SSPM1
423 #define SSPM2 SSPCON_bits.SSPM2
424 #define SSPM3 SSPCON_bits.SSPM3
425 #define CKP SSPCON_bits.CKP
426 #define SSPEN SSPCON_bits.SSPEN
427 #define SSPOV SSPCON_bits.SSPOV
428 #define WCOL SSPCON_bits.WCOL
430 // ----- SSPSTAT bits --------------------
445 unsigned char I2C_READ:1;
446 unsigned char I2C_START:1;
447 unsigned char I2C_STOP:1;
448 unsigned char I2C_DATA:1;
455 unsigned char NOT_W:1;
458 unsigned char NOT_A:1;
465 unsigned char NOT_WRITE:1;
468 unsigned char NOT_ADDRESS:1;
485 unsigned char READ_WRITE:1;
488 unsigned char DATA_ADDRESS:1;
493 extern volatile __SSPSTAT_bits_t __at(SSPSTAT_ADDR) SSPSTAT_bits;
495 #define BF SSPSTAT_bits.BF
496 #define UA SSPSTAT_bits.UA
497 #define R SSPSTAT_bits.R
498 #define I2C_READ SSPSTAT_bits.I2C_READ
499 #define NOT_W SSPSTAT_bits.NOT_W
500 #define NOT_WRITE SSPSTAT_bits.NOT_WRITE
501 #define R_W SSPSTAT_bits.R_W
502 #define READ_WRITE SSPSTAT_bits.READ_WRITE
503 #define S SSPSTAT_bits.S
504 #define I2C_START SSPSTAT_bits.I2C_START
505 #define P SSPSTAT_bits.P
506 #define I2C_STOP SSPSTAT_bits.I2C_STOP
507 #define D SSPSTAT_bits.D
508 #define I2C_DATA SSPSTAT_bits.I2C_DATA
509 #define NOT_A SSPSTAT_bits.NOT_A
510 #define NOT_ADDRESS SSPSTAT_bits.NOT_ADDRESS
511 #define D_A SSPSTAT_bits.D_A
512 #define DATA_ADDRESS SSPSTAT_bits.DATA_ADDRESS
514 // ----- STATUS bits --------------------
520 unsigned char NOT_PD:1;
521 unsigned char NOT_TO:1;
527 extern volatile __STATUS_bits_t __at(STATUS_ADDR) STATUS_bits;
529 #define C STATUS_bits.C
530 #define DC STATUS_bits.DC
531 #define Z STATUS_bits.Z
532 #define NOT_PD STATUS_bits.NOT_PD
533 #define NOT_TO STATUS_bits.NOT_TO
534 #define RP0 STATUS_bits.RP0
535 #define RP1 STATUS_bits.RP1
536 #define IRP STATUS_bits.IRP
538 // ----- T1CON bits --------------------
541 unsigned char TMR1ON:1;
542 unsigned char TMR1CS:1;
543 unsigned char NOT_T1SYNC:1;
544 unsigned char T1OSCEN:1;
545 unsigned char T1CKPS0:1;
546 unsigned char T1CKPS1:1;
553 unsigned char T1INSYNC:1;
561 extern volatile __T1CON_bits_t __at(T1CON_ADDR) T1CON_bits;
563 #define TMR1ON T1CON_bits.TMR1ON
564 #define TMR1CS T1CON_bits.TMR1CS
565 #define NOT_T1SYNC T1CON_bits.NOT_T1SYNC
566 #define T1INSYNC T1CON_bits.T1INSYNC
567 #define T1OSCEN T1CON_bits.T1OSCEN
568 #define T1CKPS0 T1CON_bits.T1CKPS0
569 #define T1CKPS1 T1CON_bits.T1CKPS1
571 // ----- T2CON bits --------------------
574 unsigned char T2CKPS0:1;
575 unsigned char T2CKPS1:1;
576 unsigned char TMR2ON:1;
577 unsigned char TOUTPS0:1;
578 unsigned char TOUTPS1:1;
579 unsigned char TOUTPS2:1;
580 unsigned char TOUTPS3:1;
584 extern volatile __T2CON_bits_t __at(T2CON_ADDR) T2CON_bits;
586 #define T2CKPS0 T2CON_bits.T2CKPS0
587 #define T2CKPS1 T2CON_bits.T2CKPS1
588 #define TMR2ON T2CON_bits.TMR2ON
589 #define TOUTPS0 T2CON_bits.TOUTPS0
590 #define TOUTPS1 T2CON_bits.TOUTPS1
591 #define TOUTPS2 T2CON_bits.TOUTPS2
592 #define TOUTPS3 T2CON_bits.TOUTPS3
594 // ----- TRISA bits --------------------
597 unsigned char TRISA0:1;
598 unsigned char TRISA1:1;
599 unsigned char TRISA2:1;
600 unsigned char TRISA3:1;
601 unsigned char TRISA4:1;
602 unsigned char TRISA5:1;
607 extern volatile __TRISA_bits_t __at(TRISA_ADDR) TRISA_bits;
609 #define TRISA0 TRISA_bits.TRISA0
610 #define TRISA1 TRISA_bits.TRISA1
611 #define TRISA2 TRISA_bits.TRISA2
612 #define TRISA3 TRISA_bits.TRISA3
613 #define TRISA4 TRISA_bits.TRISA4
614 #define TRISA5 TRISA_bits.TRISA5
616 // ----- TRISB bits --------------------
619 unsigned char TRISB0:1;
620 unsigned char TRISB1:1;
621 unsigned char TRISB2:1;
622 unsigned char TRISB3:1;
623 unsigned char TRISB4:1;
624 unsigned char TRISB5:1;
625 unsigned char TRISB6:1;
626 unsigned char TRISB7:1;
629 extern volatile __TRISB_bits_t __at(TRISB_ADDR) TRISB_bits;
631 #define TRISB0 TRISB_bits.TRISB0
632 #define TRISB1 TRISB_bits.TRISB1
633 #define TRISB2 TRISB_bits.TRISB2
634 #define TRISB3 TRISB_bits.TRISB3
635 #define TRISB4 TRISB_bits.TRISB4
636 #define TRISB5 TRISB_bits.TRISB5
637 #define TRISB6 TRISB_bits.TRISB6
638 #define TRISB7 TRISB_bits.TRISB7
640 // ----- TRISC bits --------------------
643 unsigned char TRISC0:1;
644 unsigned char TRISC1:1;
645 unsigned char TRISC2:1;
646 unsigned char TRISC3:1;
647 unsigned char TRISC4:1;
648 unsigned char TRISC5:1;
649 unsigned char TRISC6:1;
650 unsigned char TRISC7:1;
653 extern volatile __TRISC_bits_t __at(TRISC_ADDR) TRISC_bits;
655 #define TRISC0 TRISC_bits.TRISC0
656 #define TRISC1 TRISC_bits.TRISC1
657 #define TRISC2 TRISC_bits.TRISC2
658 #define TRISC3 TRISC_bits.TRISC3
659 #define TRISC4 TRISC_bits.TRISC4
660 #define TRISC5 TRISC_bits.TRISC5
661 #define TRISC6 TRISC_bits.TRISC6
662 #define TRISC7 TRISC_bits.TRISC7