2 // Register Declarations for Microchip 16F876 Processor
5 // This header file was automatically generated by:
9 // Copyright (c) 2002, Kevin L. Pauba, All Rights Reserved
11 // SDCC is licensed under the GNU Public license (GPL) v2. Note that
12 // this license covers the code to the compiler and other executables,
13 // but explicitly does not cover any code or objects generated by sdcc.
14 // We have not yet decided on a license for the run time libraries, but
15 // it will not put any requirements on code linked against it. See:
17 // http://www.gnu.org/copyleft/gpl/html
19 // See http://sdcc.sourceforge.net/ for the latest information on sdcc.
26 // Register addresses.
28 #define INDF_ADDR 0x0000
29 #define TMR0_ADDR 0x0001
30 #define PCL_ADDR 0x0002
31 #define STATUS_ADDR 0x0003
32 #define FSR_ADDR 0x0004
33 #define PORTA_ADDR 0x0005
34 #define PORTB_ADDR 0x0006
35 #define PORTC_ADDR 0x0007
36 #define PCLATH_ADDR 0x000A
37 #define INTCON_ADDR 0x000B
38 #define PIR1_ADDR 0x000C
39 #define PIR2_ADDR 0x000D
40 #define TMR1L_ADDR 0x000E
41 #define TMR1H_ADDR 0x000F
42 #define T1CON_ADDR 0x0010
43 #define TMR2_ADDR 0x0011
44 #define T2CON_ADDR 0x0012
45 #define SSPBUF_ADDR 0x0013
46 #define SSPCON_ADDR 0x0014
47 #define CCPR1L_ADDR 0x0015
48 #define CCPR1H_ADDR 0x0016
49 #define CCP1CON_ADDR 0x0017
50 #define RCSTA_ADDR 0x0018
51 #define TXREG_ADDR 0x0019
52 #define RCREG_ADDR 0x001A
53 #define CCPR2L_ADDR 0x001B
54 #define CCPR2H_ADDR 0x001C
55 #define CCP2CON_ADDR 0x001D
56 #define ADRESH_ADDR 0x001E
57 #define ADCON0_ADDR 0x001F
58 #define OPTION_REG_ADDR 0x0081
59 #define TRISA_ADDR 0x0085
60 #define TRISB_ADDR 0x0086
61 #define TRISC_ADDR 0x0087
62 #define PIE1_ADDR 0x008C
63 #define PIE2_ADDR 0x008D
64 #define PCON_ADDR 0x008E
65 #define SSPCON2_ADDR 0x0091
66 #define PR2_ADDR 0x0092
67 #define SSPADD_ADDR 0x0093
68 #define SSPSTAT_ADDR 0x0094
69 #define TXSTA_ADDR 0x0098
70 #define SPBRG_ADDR 0x0099
71 #define ADRESL_ADDR 0x009E
72 #define ADCON1_ADDR 0x009F
73 #define EEDATA_ADDR 0x010C
74 #define EEADR_ADDR 0x010D
75 #define EEDATH_ADDR 0x010E
76 #define EEADRH_ADDR 0x010F
77 #define EECON1_ADDR 0x018C
78 #define EECON2_ADDR 0x018D
81 // Memory organization.
87 // P16F876.INC Standard Header File, Version 1.00 Microchip Technology, Inc.
90 // This header file defines configurations, registers, and other useful bits of
91 // information for the PIC16F876 microcontroller. These names are taken to match
92 // the data sheets as closely as possible.
94 // Note that the processor must be selected before this file is
95 // included. The processor may be selected the following ways:
97 // 1. Command line switch:
98 // C:\ MPASM MYFILE.ASM /PIC16F876
99 // 2. LIST directive in the source file
101 // 3. Processor Type entry in the MPASM full-screen interface
103 //==========================================================================
107 //==========================================================================
111 //1.12 01/12/00 Changed some bit names, a register name, configuration bits
112 // to match datasheet (DS30292B)
113 //1.00 08/07/98 Initial Release
115 //==========================================================================
119 //==========================================================================
122 // MESSG "Processor-header file mismatch. Verify selected processor."
125 //==========================================================================
127 // Register Definitions
129 //==========================================================================
134 //----- Register Files------------------------------------------------------
136 extern __data __at (INDF_ADDR) volatile char INDF;
137 extern __sfr __at (TMR0_ADDR) TMR0;
138 extern __data __at (PCL_ADDR) volatile char PCL;
139 extern __sfr __at (STATUS_ADDR) STATUS;
140 extern __sfr __at (FSR_ADDR) FSR;
141 extern __sfr __at (PORTA_ADDR) PORTA;
142 extern __sfr __at (PORTB_ADDR) PORTB;
143 extern __sfr __at (PORTC_ADDR) PORTC;
145 extern __sfr __at (PCLATH_ADDR) PCLATH;
146 extern __sfr __at (INTCON_ADDR) INTCON;
147 extern __sfr __at (PIR1_ADDR) PIR1;
148 extern __sfr __at (PIR2_ADDR) PIR2;
149 extern __sfr __at (TMR1L_ADDR) TMR1L;
150 extern __sfr __at (TMR1H_ADDR) TMR1H;
151 extern __sfr __at (T1CON_ADDR) T1CON;
152 extern __sfr __at (TMR2_ADDR) TMR2;
153 extern __sfr __at (T2CON_ADDR) T2CON;
154 extern __sfr __at (SSPBUF_ADDR) SSPBUF;
155 extern __sfr __at (SSPCON_ADDR) SSPCON;
156 extern __sfr __at (CCPR1L_ADDR) CCPR1L;
157 extern __sfr __at (CCPR1H_ADDR) CCPR1H;
158 extern __sfr __at (CCP1CON_ADDR) CCP1CON;
159 extern __sfr __at (RCSTA_ADDR) RCSTA;
160 extern __sfr __at (TXREG_ADDR) TXREG;
161 extern __sfr __at (RCREG_ADDR) RCREG;
162 extern __sfr __at (CCPR2L_ADDR) CCPR2L;
163 extern __sfr __at (CCPR2H_ADDR) CCPR2H;
164 extern __sfr __at (CCP2CON_ADDR) CCP2CON;
165 extern __sfr __at (ADRESH_ADDR) ADRESH;
166 extern __sfr __at (ADCON0_ADDR) ADCON0;
168 extern __sfr __at (OPTION_REG_ADDR) OPTION_REG;
169 extern __sfr __at (TRISA_ADDR) TRISA;
170 extern __sfr __at (TRISB_ADDR) TRISB;
171 extern __sfr __at (TRISC_ADDR) TRISC;
172 extern __sfr __at (PIE1_ADDR) PIE1;
173 extern __sfr __at (PIE2_ADDR) PIE2;
174 extern __sfr __at (PCON_ADDR) PCON;
175 extern __sfr __at (SSPCON2_ADDR) SSPCON2;
176 extern __sfr __at (PR2_ADDR) PR2;
177 extern __sfr __at (SSPADD_ADDR) SSPADD;
178 extern __sfr __at (SSPSTAT_ADDR) SSPSTAT;
179 extern __sfr __at (TXSTA_ADDR) TXSTA;
180 extern __sfr __at (SPBRG_ADDR) SPBRG;
181 extern __sfr __at (ADRESL_ADDR) ADRESL;
182 extern __sfr __at (ADCON1_ADDR) ADCON1;
184 extern __sfr __at (EEDATA_ADDR) EEDATA;
185 extern __sfr __at (EEADR_ADDR) EEADR;
186 extern __sfr __at (EEDATH_ADDR) EEDATH;
187 extern __sfr __at (EEADRH_ADDR) EEADRH;
189 extern __sfr __at (EECON1_ADDR) EECON1;
190 extern __sfr __at (EECON2_ADDR) EECON2;
192 //----- STATUS Bits --------------------------------------------------------
195 //----- INTCON Bits --------------------------------------------------------
198 //----- PIR1 Bits ----------------------------------------------------------
201 //----- PIR2 Bits ----------------------------------------------------------
204 //----- T1CON Bits ---------------------------------------------------------
207 //----- T2CON Bits ---------------------------------------------------------
210 //----- SSPCON Bits --------------------------------------------------------
213 //----- CCP1CON Bits -------------------------------------------------------
216 //----- RCSTA Bits ---------------------------------------------------------
219 //----- CCP2CON Bits -------------------------------------------------------
222 //----- ADCON0 Bits --------------------------------------------------------
225 //----- OPTION_REG Bits ----------------------------------------------------
228 //----- PIE1 Bits ----------------------------------------------------------
231 //----- PIE2 Bits ----------------------------------------------------------
234 //----- PCON Bits ----------------------------------------------------------
237 //----- SSPCON2 Bits --------------------------------------------------------
240 //----- SSPSTAT Bits -------------------------------------------------------
243 //----- TXSTA Bits ---------------------------------------------------------
246 //----- ADCON1 Bits --------------------------------------------------------
249 //----- EECON1 Bits --------------------------------------------------------
252 //==========================================================================
256 //==========================================================================
259 // __BADRAM H'08'-H'09'
260 // __BADRAM H'88'-H'89', H'8F'-H'90', H'95'-H'97', H'9A'-H'9D'
261 // __BADRAM H'105', H'107'-H'109'
262 // __BADRAM H'185', H'187'-H'189', H'18E'-H'18F'
264 //==========================================================================
266 // Configuration Bits
268 //==========================================================================
270 #define _CP_ALL 0x0FCF
271 #define _CP_HALF 0x1FDF
272 #define _CP_UPPER_256 0x2FEF
273 #define _CP_OFF 0x3FFF
274 #define _DEBUG_ON 0x37FF
275 #define _DEBUG_OFF 0x3FFF
276 #define _WRT_ENABLE_ON 0x3FFF
277 #define _WRT_ENABLE_OFF 0x3DFF
278 #define _CPD_ON 0x3EFF
279 #define _CPD_OFF 0x3FFF
280 #define _LVP_ON 0x3FFF
281 #define _LVP_OFF 0x3F7F
282 #define _BODEN_ON 0x3FFF
283 #define _BODEN_OFF 0x3FBF
284 #define _PWRTE_OFF 0x3FFF
285 #define _PWRTE_ON 0x3FF7
286 #define _WDT_ON 0x3FFF
287 #define _WDT_OFF 0x3FFB
288 #define _LP_OSC 0x3FFC
289 #define _XT_OSC 0x3FFD
290 #define _HS_OSC 0x3FFE
291 #define _RC_OSC 0x3FFF
295 // ----- ADCON0 bits --------------------
298 unsigned char ADON:1;
301 unsigned char CHS0:1;
302 unsigned char CHS1:1;
303 unsigned char CHS2:1;
304 unsigned char ADCS0:1;
305 unsigned char ADCS1:1;
310 unsigned char NOT_DONE:1;
320 unsigned char GO_DONE:1;
328 extern volatile __ADCON0_bits_t __at(ADCON0_ADDR) ADCON0_bits;
330 #define ADON ADCON0_bits.ADON
331 #define GO ADCON0_bits.GO
332 #define NOT_DONE ADCON0_bits.NOT_DONE
333 #define GO_DONE ADCON0_bits.GO_DONE
334 #define CHS0 ADCON0_bits.CHS0
335 #define CHS1 ADCON0_bits.CHS1
336 #define CHS2 ADCON0_bits.CHS2
337 #define ADCS0 ADCON0_bits.ADCS0
338 #define ADCS1 ADCON0_bits.ADCS1
340 // ----- ADCON1 bits --------------------
343 unsigned char PCFG0:1;
344 unsigned char PCFG1:1;
345 unsigned char PCFG2:1;
346 unsigned char PCFG3:1;
350 unsigned char ADFM:1;
353 extern volatile __ADCON1_bits_t __at(ADCON1_ADDR) ADCON1_bits;
355 #define PCFG0 ADCON1_bits.PCFG0
356 #define PCFG1 ADCON1_bits.PCFG1
357 #define PCFG2 ADCON1_bits.PCFG2
358 #define PCFG3 ADCON1_bits.PCFG3
359 #define ADFM ADCON1_bits.ADFM
361 // ----- CCP1CON bits --------------------
364 unsigned char CCP1M0:1;
365 unsigned char CCP1M1:1;
366 unsigned char CCP1M2:1;
367 unsigned char CCP1M3:1;
368 unsigned char CCP1Y:1;
369 unsigned char CCP1X:1;
374 extern volatile __CCP1CON_bits_t __at(CCP1CON_ADDR) CCP1CON_bits;
376 #define CCP1M0 CCP1CON_bits.CCP1M0
377 #define CCP1M1 CCP1CON_bits.CCP1M1
378 #define CCP1M2 CCP1CON_bits.CCP1M2
379 #define CCP1M3 CCP1CON_bits.CCP1M3
380 #define CCP1Y CCP1CON_bits.CCP1Y
381 #define CCP1X CCP1CON_bits.CCP1X
383 // ----- CCP2CON bits --------------------
386 unsigned char CCP2M0:1;
387 unsigned char CCP2M1:1;
388 unsigned char CCP2M2:1;
389 unsigned char CCP2M3:1;
390 unsigned char CCP2Y:1;
391 unsigned char CCP2X:1;
396 extern volatile __CCP2CON_bits_t __at(CCP2CON_ADDR) CCP2CON_bits;
398 #define CCP2M0 CCP2CON_bits.CCP2M0
399 #define CCP2M1 CCP2CON_bits.CCP2M1
400 #define CCP2M2 CCP2CON_bits.CCP2M2
401 #define CCP2M3 CCP2CON_bits.CCP2M3
402 #define CCP2Y CCP2CON_bits.CCP2Y
403 #define CCP2X CCP2CON_bits.CCP2X
405 // ----- EECON1 bits --------------------
410 unsigned char WREN:1;
411 unsigned char WRERR:1;
415 unsigned char EEPGD:1;
418 extern volatile __EECON1_bits_t __at(EECON1_ADDR) EECON1_bits;
420 #define RD EECON1_bits.RD
421 #define WR EECON1_bits.WR
422 #define WREN EECON1_bits.WREN
423 #define WRERR EECON1_bits.WRERR
424 #define EEPGD EECON1_bits.EEPGD
426 // ----- INTCON bits --------------------
429 unsigned char RBIF:1;
430 unsigned char INTF:1;
431 unsigned char T0IF:1;
432 unsigned char RBIE:1;
433 unsigned char INTE:1;
434 unsigned char T0IE:1;
435 unsigned char PEIE:1;
439 extern volatile __INTCON_bits_t __at(INTCON_ADDR) INTCON_bits;
441 #define RBIF INTCON_bits.RBIF
442 #define INTF INTCON_bits.INTF
443 #define T0IF INTCON_bits.T0IF
444 #define RBIE INTCON_bits.RBIE
445 #define INTE INTCON_bits.INTE
446 #define T0IE INTCON_bits.T0IE
447 #define PEIE INTCON_bits.PEIE
448 #define GIE INTCON_bits.GIE
450 // ----- OPTION_REG bits --------------------
457 unsigned char T0SE:1;
458 unsigned char T0CS:1;
459 unsigned char INTEDG:1;
460 unsigned char NOT_RBPU:1;
462 } __OPTION_REG_bits_t;
463 extern volatile __OPTION_REG_bits_t __at(OPTION_REG_ADDR) OPTION_REG_bits;
465 #define PS0 OPTION_REG_bits.PS0
466 #define PS1 OPTION_REG_bits.PS1
467 #define PS2 OPTION_REG_bits.PS2
468 #define PSA OPTION_REG_bits.PSA
469 #define T0SE OPTION_REG_bits.T0SE
470 #define T0CS OPTION_REG_bits.T0CS
471 #define INTEDG OPTION_REG_bits.INTEDG
472 #define NOT_RBPU OPTION_REG_bits.NOT_RBPU
474 // ----- PCON bits --------------------
477 unsigned char NOT_BO:1;
478 unsigned char NOT_POR:1;
487 unsigned char NOT_BOR:1;
497 extern volatile __PCON_bits_t __at(PCON_ADDR) PCON_bits;
499 #define NOT_BO PCON_bits.NOT_BO
500 #define NOT_BOR PCON_bits.NOT_BOR
501 #define NOT_POR PCON_bits.NOT_POR
503 // ----- PIE1 bits --------------------
506 unsigned char TMR1IE:1;
507 unsigned char TMR2IE:1;
508 unsigned char CCP1IE:1;
509 unsigned char SSPIE:1;
510 unsigned char TXIE:1;
511 unsigned char RCIE:1;
512 unsigned char ADIE:1;
516 extern volatile __PIE1_bits_t __at(PIE1_ADDR) PIE1_bits;
518 #define TMR1IE PIE1_bits.TMR1IE
519 #define TMR2IE PIE1_bits.TMR2IE
520 #define CCP1IE PIE1_bits.CCP1IE
521 #define SSPIE PIE1_bits.SSPIE
522 #define TXIE PIE1_bits.TXIE
523 #define RCIE PIE1_bits.RCIE
524 #define ADIE PIE1_bits.ADIE
526 // ----- PIE2 bits --------------------
529 unsigned char CCP2IE:1;
532 unsigned char BCLIE:1;
533 unsigned char EEIE:1;
539 extern volatile __PIE2_bits_t __at(PIE2_ADDR) PIE2_bits;
541 #define CCP2IE PIE2_bits.CCP2IE
542 #define BCLIE PIE2_bits.BCLIE
543 #define EEIE PIE2_bits.EEIE
545 // ----- PIR1 bits --------------------
548 unsigned char TMR1IF:1;
549 unsigned char TMR2IF:1;
550 unsigned char CCP1IF:1;
551 unsigned char SSPIF:1;
552 unsigned char TXIF:1;
553 unsigned char RCIF:1;
554 unsigned char ADIF:1;
558 extern volatile __PIR1_bits_t __at(PIR1_ADDR) PIR1_bits;
560 #define TMR1IF PIR1_bits.TMR1IF
561 #define TMR2IF PIR1_bits.TMR2IF
562 #define CCP1IF PIR1_bits.CCP1IF
563 #define SSPIF PIR1_bits.SSPIF
564 #define TXIF PIR1_bits.TXIF
565 #define RCIF PIR1_bits.RCIF
566 #define ADIF PIR1_bits.ADIF
568 // ----- PIR2 bits --------------------
571 unsigned char CCP2IF:1;
574 unsigned char BCLIF:1;
575 unsigned char EEIF:1;
581 extern volatile __PIR2_bits_t __at(PIR2_ADDR) PIR2_bits;
583 #define CCP2IF PIR2_bits.CCP2IF
584 #define BCLIF PIR2_bits.BCLIF
585 #define EEIF PIR2_bits.EEIF
587 // ----- PORTA bits --------------------
600 extern volatile __PORTA_bits_t __at(PORTA_ADDR) PORTA_bits;
602 #define RA0 PORTA_bits.RA0
603 #define RA1 PORTA_bits.RA1
604 #define RA2 PORTA_bits.RA2
605 #define RA3 PORTA_bits.RA3
606 #define RA4 PORTA_bits.RA4
607 #define RA5 PORTA_bits.RA5
609 // ----- PORTB bits --------------------
622 extern volatile __PORTB_bits_t __at(PORTB_ADDR) PORTB_bits;
624 #define RB0 PORTB_bits.RB0
625 #define RB1 PORTB_bits.RB1
626 #define RB2 PORTB_bits.RB2
627 #define RB3 PORTB_bits.RB3
628 #define RB4 PORTB_bits.RB4
629 #define RB5 PORTB_bits.RB5
630 #define RB6 PORTB_bits.RB6
631 #define RB7 PORTB_bits.RB7
633 // ----- PORTC bits --------------------
646 extern volatile __PORTC_bits_t __at(PORTC_ADDR) PORTC_bits;
648 #define RC0 PORTC_bits.RC0
649 #define RC1 PORTC_bits.RC1
650 #define RC2 PORTC_bits.RC2
651 #define RC3 PORTC_bits.RC3
652 #define RC4 PORTC_bits.RC4
653 #define RC5 PORTC_bits.RC5
654 #define RC6 PORTC_bits.RC6
655 #define RC7 PORTC_bits.RC7
657 // ----- RCSTA bits --------------------
660 unsigned char RX9D:1;
661 unsigned char OERR:1;
662 unsigned char FERR:1;
663 unsigned char ADDEN:1;
664 unsigned char CREN:1;
665 unsigned char SREN:1;
667 unsigned char SPEN:1;
670 unsigned char RCD8:1;
686 unsigned char NOT_RC8:1;
696 unsigned char RC8_9:1;
700 extern volatile __RCSTA_bits_t __at(RCSTA_ADDR) RCSTA_bits;
702 #define RX9D RCSTA_bits.RX9D
703 #define RCD8 RCSTA_bits.RCD8
704 #define OERR RCSTA_bits.OERR
705 #define FERR RCSTA_bits.FERR
706 #define ADDEN RCSTA_bits.ADDEN
707 #define CREN RCSTA_bits.CREN
708 #define SREN RCSTA_bits.SREN
709 #define RX9 RCSTA_bits.RX9
710 #define RC9 RCSTA_bits.RC9
711 #define NOT_RC8 RCSTA_bits.NOT_RC8
712 #define RC8_9 RCSTA_bits.RC8_9
713 #define SPEN RCSTA_bits.SPEN
715 // ----- SSPCON bits --------------------
718 unsigned char SSPM0:1;
719 unsigned char SSPM1:1;
720 unsigned char SSPM2:1;
721 unsigned char SSPM3:1;
723 unsigned char SSPEN:1;
724 unsigned char SSPOV:1;
725 unsigned char WCOL:1;
728 extern volatile __SSPCON_bits_t __at(SSPCON_ADDR) SSPCON_bits;
730 #define SSPM0 SSPCON_bits.SSPM0
731 #define SSPM1 SSPCON_bits.SSPM1
732 #define SSPM2 SSPCON_bits.SSPM2
733 #define SSPM3 SSPCON_bits.SSPM3
734 #define CKP SSPCON_bits.CKP
735 #define SSPEN SSPCON_bits.SSPEN
736 #define SSPOV SSPCON_bits.SSPOV
737 #define WCOL SSPCON_bits.WCOL
739 // ----- SSPCON2 bits --------------------
743 unsigned char RSEN:1;
745 unsigned char RCEN:1;
746 unsigned char ACKEN:1;
747 unsigned char ACKDT:1;
748 unsigned char ACKSTAT:1;
749 unsigned char GCEN:1;
752 extern volatile __SSPCON2_bits_t __at(SSPCON2_ADDR) SSPCON2_bits;
754 #define SEN SSPCON2_bits.SEN
755 #define RSEN SSPCON2_bits.RSEN
756 #define PEN SSPCON2_bits.PEN
757 #define RCEN SSPCON2_bits.RCEN
758 #define ACKEN SSPCON2_bits.ACKEN
759 #define ACKDT SSPCON2_bits.ACKDT
760 #define ACKSTAT SSPCON2_bits.ACKSTAT
761 #define GCEN SSPCON2_bits.GCEN
763 // ----- SSPSTAT bits --------------------
778 unsigned char I2C_READ:1;
779 unsigned char I2C_START:1;
780 unsigned char I2C_STOP:1;
781 unsigned char I2C_DATA:1;
788 unsigned char NOT_W:1;
791 unsigned char NOT_A:1;
798 unsigned char NOT_WRITE:1;
801 unsigned char NOT_ADDRESS:1;
818 unsigned char READ_WRITE:1;
821 unsigned char DATA_ADDRESS:1;
826 extern volatile __SSPSTAT_bits_t __at(SSPSTAT_ADDR) SSPSTAT_bits;
828 #define BF SSPSTAT_bits.BF
829 #define UA SSPSTAT_bits.UA
830 #define R SSPSTAT_bits.R
831 #define I2C_READ SSPSTAT_bits.I2C_READ
832 #define NOT_W SSPSTAT_bits.NOT_W
833 #define NOT_WRITE SSPSTAT_bits.NOT_WRITE
834 #define R_W SSPSTAT_bits.R_W
835 #define READ_WRITE SSPSTAT_bits.READ_WRITE
836 #define S SSPSTAT_bits.S
837 #define I2C_START SSPSTAT_bits.I2C_START
838 #define P SSPSTAT_bits.P
839 #define I2C_STOP SSPSTAT_bits.I2C_STOP
840 #define D SSPSTAT_bits.D
841 #define I2C_DATA SSPSTAT_bits.I2C_DATA
842 #define NOT_A SSPSTAT_bits.NOT_A
843 #define NOT_ADDRESS SSPSTAT_bits.NOT_ADDRESS
844 #define D_A SSPSTAT_bits.D_A
845 #define DATA_ADDRESS SSPSTAT_bits.DATA_ADDRESS
846 #define CKE SSPSTAT_bits.CKE
847 #define SMP SSPSTAT_bits.SMP
849 // ----- STATUS bits --------------------
855 unsigned char NOT_PD:1;
856 unsigned char NOT_TO:1;
862 extern volatile __STATUS_bits_t __at(STATUS_ADDR) STATUS_bits;
864 #define C STATUS_bits.C
865 #define DC STATUS_bits.DC
866 #define Z STATUS_bits.Z
867 #define NOT_PD STATUS_bits.NOT_PD
868 #define NOT_TO STATUS_bits.NOT_TO
869 #define RP0 STATUS_bits.RP0
870 #define RP1 STATUS_bits.RP1
871 #define IRP STATUS_bits.IRP
873 // ----- T1CON bits --------------------
876 unsigned char TMR1ON:1;
877 unsigned char TMR1CS:1;
878 unsigned char NOT_T1SYNC:1;
879 unsigned char T1OSCEN:1;
880 unsigned char T1CKPS0:1;
881 unsigned char T1CKPS1:1;
888 unsigned char T1INSYNC:1;
898 unsigned char T1SYNC:1;
906 extern volatile __T1CON_bits_t __at(T1CON_ADDR) T1CON_bits;
908 #define TMR1ON T1CON_bits.TMR1ON
909 #define TMR1CS T1CON_bits.TMR1CS
910 #define NOT_T1SYNC T1CON_bits.NOT_T1SYNC
911 #define T1INSYNC T1CON_bits.T1INSYNC
912 #define T1SYNC T1CON_bits.T1SYNC
913 #define T1OSCEN T1CON_bits.T1OSCEN
914 #define T1CKPS0 T1CON_bits.T1CKPS0
915 #define T1CKPS1 T1CON_bits.T1CKPS1
917 // ----- T2CON bits --------------------
920 unsigned char T2CKPS0:1;
921 unsigned char T2CKPS1:1;
922 unsigned char TMR2ON:1;
923 unsigned char TOUTPS0:1;
924 unsigned char TOUTPS1:1;
925 unsigned char TOUTPS2:1;
926 unsigned char TOUTPS3:1;
930 extern volatile __T2CON_bits_t __at(T2CON_ADDR) T2CON_bits;
932 #define T2CKPS0 T2CON_bits.T2CKPS0
933 #define T2CKPS1 T2CON_bits.T2CKPS1
934 #define TMR2ON T2CON_bits.TMR2ON
935 #define TOUTPS0 T2CON_bits.TOUTPS0
936 #define TOUTPS1 T2CON_bits.TOUTPS1
937 #define TOUTPS2 T2CON_bits.TOUTPS2
938 #define TOUTPS3 T2CON_bits.TOUTPS3
940 // ----- TRISA bits --------------------
943 unsigned char TRISA0:1;
944 unsigned char TRISA1:1;
945 unsigned char TRISA2:1;
946 unsigned char TRISA3:1;
947 unsigned char TRISA4:1;
948 unsigned char TRISA5:1;
953 extern volatile __TRISA_bits_t __at(TRISA_ADDR) TRISA_bits;
955 #define TRISA0 TRISA_bits.TRISA0
956 #define TRISA1 TRISA_bits.TRISA1
957 #define TRISA2 TRISA_bits.TRISA2
958 #define TRISA3 TRISA_bits.TRISA3
959 #define TRISA4 TRISA_bits.TRISA4
960 #define TRISA5 TRISA_bits.TRISA5
962 // ----- TRISB bits --------------------
965 unsigned char TRISB0:1;
966 unsigned char TRISB1:1;
967 unsigned char TRISB2:1;
968 unsigned char TRISB3:1;
969 unsigned char TRISB4:1;
970 unsigned char TRISB5:1;
971 unsigned char TRISB6:1;
972 unsigned char TRISB7:1;
975 extern volatile __TRISB_bits_t __at(TRISB_ADDR) TRISB_bits;
977 #define TRISB0 TRISB_bits.TRISB0
978 #define TRISB1 TRISB_bits.TRISB1
979 #define TRISB2 TRISB_bits.TRISB2
980 #define TRISB3 TRISB_bits.TRISB3
981 #define TRISB4 TRISB_bits.TRISB4
982 #define TRISB5 TRISB_bits.TRISB5
983 #define TRISB6 TRISB_bits.TRISB6
984 #define TRISB7 TRISB_bits.TRISB7
986 // ----- TRISC bits --------------------
989 unsigned char TRISC0:1;
990 unsigned char TRISC1:1;
991 unsigned char TRISC2:1;
992 unsigned char TRISC3:1;
993 unsigned char TRISC4:1;
994 unsigned char TRISC5:1;
995 unsigned char TRISC6:1;
996 unsigned char TRISC7:1;
999 extern volatile __TRISC_bits_t __at(TRISC_ADDR) TRISC_bits;
1001 #define TRISC0 TRISC_bits.TRISC0
1002 #define TRISC1 TRISC_bits.TRISC1
1003 #define TRISC2 TRISC_bits.TRISC2
1004 #define TRISC3 TRISC_bits.TRISC3
1005 #define TRISC4 TRISC_bits.TRISC4
1006 #define TRISC5 TRISC_bits.TRISC5
1007 #define TRISC6 TRISC_bits.TRISC6
1008 #define TRISC7 TRISC_bits.TRISC7
1010 // ----- TXSTA bits --------------------
1013 unsigned char TX9D:1;
1014 unsigned char TRMT:1;
1015 unsigned char BRGH:1;
1017 unsigned char SYNC:1;
1018 unsigned char TXEN:1;
1019 unsigned char TX9:1;
1020 unsigned char CSRC:1;
1023 unsigned char TXD8:1;
1029 unsigned char NOT_TX8:1;
1039 unsigned char TX8_9:1;
1043 extern volatile __TXSTA_bits_t __at(TXSTA_ADDR) TXSTA_bits;
1045 #define TX9D TXSTA_bits.TX9D
1046 #define TXD8 TXSTA_bits.TXD8
1047 #define TRMT TXSTA_bits.TRMT
1048 #define BRGH TXSTA_bits.BRGH
1049 #define SYNC TXSTA_bits.SYNC
1050 #define TXEN TXSTA_bits.TXEN
1051 #define TX9 TXSTA_bits.TX9
1052 #define NOT_TX8 TXSTA_bits.NOT_TX8
1053 #define TX8_9 TXSTA_bits.TX8_9
1054 #define CSRC TXSTA_bits.CSRC